1765547dcSHaiying Wang /* 2e5fe96b1SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5765547dcSHaiying Wang */ 6765547dcSHaiying Wang 7765547dcSHaiying Wang /* 8765547dcSHaiying Wang * mpc8569mds board configuration file 9765547dcSHaiying Wang */ 10765547dcSHaiying Wang #ifndef __CONFIG_H 11765547dcSHaiying Wang #define __CONFIG_H 12765547dcSHaiying Wang 13765547dcSHaiying Wang /* High Level Configuration Options */ 14765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 15765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 16765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 17765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 18765547dcSHaiying Wang 19765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 20765547dcSHaiying Wang 21e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO 22e5fe96b1SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 23e5fe96b1SKumar Gala 24765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 25765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 26765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 27842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 28765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 29765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 30765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 31765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 32765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 33765547dcSHaiying Wang 34765547dcSHaiying Wang #ifndef __ASSEMBLY__ 35765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 36765547dcSHaiying Wang #endif 37765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 3867351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 3967351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 40765547dcSHaiying Wang 41d24f2d32SWolfgang Denk #ifdef CONFIG_ATM 42c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 43c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 44c95d541eSLiu Yu #endif 45c95d541eSLiu Yu 46765547dcSHaiying Wang /* 47765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 48765547dcSHaiying Wang */ 49765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 50765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 51765547dcSHaiying Wang 52d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 53674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT 1 54674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND 1 5596196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL 5696196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 5796196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 5896196a1fSHaiying Wang #else 594a377552SMasahiro Yamada #define CONFIG_SYS_LDSCRIPT $(CPUDIR)/u-boot-nand.lds 602ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f82000 612ae18241SWolfgang Denk #endif 6296196a1fSHaiying Wang #endif 632ae18241SWolfgang Denk 642ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 652ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 66674ef7bdSLiu Yu #endif 67674ef7bdSLiu Yu 6896196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE 6996196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 7096196a1fSHaiying Wang #endif 7196196a1fSHaiying Wang 72765547dcSHaiying Wang /* 73765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 74765547dcSHaiying Wang */ 75765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 76765547dcSHaiying Wang 77765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 783aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R 1 797f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 80765547dcSHaiying Wang 81765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 82765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 83765547dcSHaiying Wang 84765547dcSHaiying Wang /* 85674ef7bdSLiu Yu * Config the L2 Cache as L2 SRAM 86674ef7bdSLiu Yu */ 87674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 88674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 89674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE (512 << 10) 90674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 91674ef7bdSLiu Yu 92e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 93e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 94765547dcSHaiying Wang 958d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL) 96e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 97674ef7bdSLiu Yu #endif 98674ef7bdSLiu Yu 99765547dcSHaiying Wang /* DDR Setup */ 1005614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 101765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 102765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 103765547dcSHaiying Wang #define CONFIG_DDR_SPD 104765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 105765547dcSHaiying Wang 106765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 107765547dcSHaiying Wang 108765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 109765547dcSHaiying Wang /* DDR is system memory*/ 110765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 111765547dcSHaiying Wang 112765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 113765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 114765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 115765547dcSHaiying Wang 116765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 117c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 118765547dcSHaiying Wang 119765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 120765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 121765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 122765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 123765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 124765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 125765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 126765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 127765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 128765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 129765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 130765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 131765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 132765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 133765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 134765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 135765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 136765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 137765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 138765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 141765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 142765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 143765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 144765547dcSHaiying Wang 145765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 146765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 147765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 148765547dcSHaiying Wang 149765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 150765547dcSHaiying Wang 151765547dcSHaiying Wang /* 152765547dcSHaiying Wang * Local Bus Definitions 153765547dcSHaiying Wang */ 154765547dcSHaiying Wang 155765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 156765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 157765547dcSHaiying Wang 158765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 159765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 160765547dcSHaiying Wang 161765547dcSHaiying Wang /*Chip select 0 - Flash*/ 162674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM 0xfe000801 163674ef7bdSLiu Yu #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7 164765547dcSHaiying Wang 165399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 166765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 167765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 168765547dcSHaiying Wang 169399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 170399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 171399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 172399b53cbSHaiying Wang 173399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 174399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 175399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 176399b53cbSHaiying Wang 177765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 178765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 179765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 180765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 181765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 182765547dcSHaiying Wang 183a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND) 184674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT 185a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 186674ef7bdSLiu Yu #else 187674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT 188674ef7bdSLiu Yu #endif 189674ef7bdSLiu Yu 190765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 191765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 192765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 193765547dcSHaiying Wang 194a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 195674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL 196a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 197674ef7bdSLiu Yu #else 198674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE 0xFFF00000 199674ef7bdSLiu Yu #endif 200674ef7bdSLiu Yu 201674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */ 202674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 203674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 204674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 205674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \ 206674ef7bdSLiu Yu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 207674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 208674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 209674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 210674ef7bdSLiu Yu 211a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 212a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 213a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 214a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 215a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 216a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 217a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 218a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 219a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 220a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 221a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 222a29155e1SAnton Vorontsov | BR_V) /* valid */ 223a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 224a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 225a29155e1SAnton Vorontsov | OR_FCM_CST \ 226a29155e1SAnton Vorontsov | OR_FCM_CHT \ 227a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 228a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 229a29155e1SAnton Vorontsov | OR_FCM_EHTR) 230674ef7bdSLiu Yu 231674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND 232a3055c58SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 233a3055c58SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM/* NAND Options */ 234674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 235674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 236674ef7bdSLiu Yu #else 237674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 238674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 239a3055c58SMatthew McClintock #define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 240a3055c58SMatthew McClintock #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 241674ef7bdSLiu Yu #endif 242765547dcSHaiying Wang 243765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 244765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 245765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 246765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 247765547dcSHaiying Wang 248765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 249765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 250553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 251765547dcSHaiying Wang 252765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 25325ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 254765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 255765547dcSHaiying Wang 256765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 257fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 258765547dcSHaiying Wang 259765547dcSHaiying Wang /* Serial Port */ 260765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 261765547dcSHaiying Wang #define CONFIG_SYS_NS16550 262765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 263765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 264765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 26593341909SKumar Gala #ifdef CONFIG_NAND_SPL 26693341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 26793341909SKumar Gala #endif 268765547dcSHaiying Wang 269765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 270765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 271765547dcSHaiying Wang 272765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 273765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 274765547dcSHaiying Wang 275765547dcSHaiying Wang /* Use the HUSH parser*/ 276765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 277765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 278765547dcSHaiying Wang #endif 279765547dcSHaiying Wang 280765547dcSHaiying Wang /* pass open firmware flat tree */ 281765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 282765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 283765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 284765547dcSHaiying Wang 285765547dcSHaiying Wang /* 286765547dcSHaiying Wang * I2C 287765547dcSHaiying Wang */ 28800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 28900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 29000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 29100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 29200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 29300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 29400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 29500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 29600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 297765547dcSHaiying Wang 298765547dcSHaiying Wang /* 299765547dcSHaiying Wang * I2C2 EEPROM 300765547dcSHaiying Wang */ 301765547dcSHaiying Wang #define CONFIG_ID_EEPROM 302765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 303765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 304765547dcSHaiying Wang #endif 305765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 306765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 307765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 308765547dcSHaiying Wang 309765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 310765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 3117f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 312765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 313765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 3147f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 315c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 316c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 317c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 318c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 319765547dcSHaiying Wang 320765547dcSHaiying Wang /* 321765547dcSHaiying Wang * General PCI 322765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 323765547dcSHaiying Wang */ 32494f2bc48SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot" 325765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 326765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 327765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 328765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 329765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 330765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 331765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 332765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 333765547dcSHaiying Wang 334e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000 335e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000 336e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS 337e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 338765547dcSHaiying Wang 339765547dcSHaiying Wang #ifdef CONFIG_QE 340765547dcSHaiying Wang /* 341765547dcSHaiying Wang * QE UEC ethernet configuration 342765547dcSHaiying Wang */ 343f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 344f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 345765547dcSHaiying Wang 346765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 347765547dcSHaiying Wang #define CONFIG_UEC_ETH 34878b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 349765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 350765547dcSHaiying Wang 351765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 352765547dcSHaiying Wang #define CONFIG_HAS_ETH0 353765547dcSHaiying Wang 354765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 355765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 356765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 357f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 358765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 359765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 360765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 361865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 362582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 363f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 364f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 365f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 366f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 367865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 368582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 369f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 370f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 371765547dcSHaiying Wang 372765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 373765547dcSHaiying Wang #define CONFIG_HAS_ETH1 374765547dcSHaiying Wang 375765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 376765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 377765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 378f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 379765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 380765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 381765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 382865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 383582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 384f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 385f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 386f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 387f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 388865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 389582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 390f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 391f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 392765547dcSHaiying Wang 393750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 394750098d3SHaiying Wang #define CONFIG_HAS_ETH2 395750098d3SHaiying Wang 396750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 397750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 398750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 399f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 400750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 401750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 402750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 403865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 404582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000 405f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 406f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 407f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 408f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 409865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 410582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100 411f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 412f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 413750098d3SHaiying Wang 414750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 415750098d3SHaiying Wang #define CONFIG_HAS_ETH3 416750098d3SHaiying Wang 417750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 418750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 419750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 420f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 421750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 422750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 423750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 424865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 425582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000 426f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 427f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 428f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 429f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 430865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 431582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100 432f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 433f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 4343bd8e532SHaiying Wang 4353bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 4363bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 4373bd8e532SHaiying Wang 4383bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 4393bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4403bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4413bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4423bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4433bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 444865ff856SAndy Fleming #define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII 445582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000 4463bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4473bd8e532SHaiying Wang 4483bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4493bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4503bd8e532SHaiying Wang 4513bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4523bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4533bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4543bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4553bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4563bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 457865ff856SAndy Fleming #define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII 458582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000 4593bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4603bd8e532SHaiying Wang 461765547dcSHaiying Wang #endif /* CONFIG_QE */ 462765547dcSHaiying Wang 463765547dcSHaiying Wang #if defined(CONFIG_PCI) 464765547dcSHaiying Wang 465765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 466765547dcSHaiying Wang 467765547dcSHaiying Wang #undef CONFIG_EEPRO100 468765547dcSHaiying Wang #undef CONFIG_TULIP 46916855ec1SKumar Gala #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 470765547dcSHaiying Wang 471765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 472765547dcSHaiying Wang 473765547dcSHaiying Wang #endif /* CONFIG_PCI */ 474765547dcSHaiying Wang 475765547dcSHaiying Wang /* 476765547dcSHaiying Wang * Environment 477765547dcSHaiying Wang */ 478674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) 479674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) 480674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND 1 481674ef7bdSLiu Yu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 482674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 483674ef7bdSLiu Yu #endif 484674ef7bdSLiu Yu #else 485765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 486fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 4871b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4881b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE 0x2000 489674ef7bdSLiu Yu #endif 490765547dcSHaiying Wang 491765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 492765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 493765547dcSHaiying Wang 494765547dcSHaiying Wang /* QE microcode/firmware address */ 495f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 496*dcf1d774SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 497765547dcSHaiying Wang 498765547dcSHaiying Wang /* 499765547dcSHaiying Wang * BOOTP options 500765547dcSHaiying Wang */ 501765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 502765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 503765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 504765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 505765547dcSHaiying Wang 506765547dcSHaiying Wang 507765547dcSHaiying Wang /* 508765547dcSHaiying Wang * Command line configuration. 509765547dcSHaiying Wang */ 510765547dcSHaiying Wang #include <config_cmd_default.h> 511765547dcSHaiying Wang 512765547dcSHaiying Wang #define CONFIG_CMD_PING 513765547dcSHaiying Wang #define CONFIG_CMD_I2C 514765547dcSHaiying Wang #define CONFIG_CMD_MII 515765547dcSHaiying Wang #define CONFIG_CMD_ELF 516765547dcSHaiying Wang #define CONFIG_CMD_IRQ 517765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 518199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 519765547dcSHaiying Wang 520765547dcSHaiying Wang #if defined(CONFIG_PCI) 521765547dcSHaiying Wang #define CONFIG_CMD_PCI 522765547dcSHaiying Wang #endif 523765547dcSHaiying Wang 524765547dcSHaiying Wang 525765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 526765547dcSHaiying Wang 5277f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 5287f52ed5eSAnton Vorontsov 5297f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 5307f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 531a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 5327f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5337f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 5347f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 5357f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 5367f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 5377f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 5387f52ed5eSAnton Vorontsov #endif 5397f52ed5eSAnton Vorontsov 540765547dcSHaiying Wang /* 541765547dcSHaiying Wang * Miscellaneous configurable options 542765547dcSHaiying Wang */ 543765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 544765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5455be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 546765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 547765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 548765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 549765547dcSHaiying Wang #else 550765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 551765547dcSHaiying Wang #endif 552765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 553765547dcSHaiying Wang /* Print Buffer Size */ 554765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 555765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 556765547dcSHaiying Wang /* Boot Argument Buffer Size */ 557765547dcSHaiying Wang 558765547dcSHaiying Wang /* 559765547dcSHaiying Wang * For booting Linux, the board info and command line data 560a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 561765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 562765547dcSHaiying Wang */ 563a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 564a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 565765547dcSHaiying Wang 566765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 567765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 568765547dcSHaiying Wang #endif 569765547dcSHaiying Wang 570765547dcSHaiying Wang /* 571765547dcSHaiying Wang * Environment Configuration 572765547dcSHaiying Wang */ 573765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 5748b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 575b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 576765547dcSHaiying Wang 577765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 578765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 579765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 580765547dcSHaiying Wang 581765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 582765547dcSHaiying Wang 583765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 584765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 585765547dcSHaiying Wang 586765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 587765547dcSHaiying Wang 588765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 589765547dcSHaiying Wang "netdev=eth0\0" \ 590765547dcSHaiying Wang "consoledev=ttyS0\0" \ 591765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 592765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 593765547dcSHaiying Wang "fdtaddr=400000\0" \ 594765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 595765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 596765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 597765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 598765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 599765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 600765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 601765547dcSHaiying Wang 602765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 603765547dcSHaiying Wang "run nfsargs;" \ 604765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 605765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 606765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 607765547dcSHaiying Wang 608765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 609765547dcSHaiying Wang "run ramargs;" \ 610765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 611765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 612765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 613765547dcSHaiying Wang 614765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 615765547dcSHaiying Wang 616765547dcSHaiying Wang #endif /* __CONFIG_H */ 617