1765547dcSHaiying Wang /* 24c2e3da8SKumar Gala * Copyright (C) 2009 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5765547dcSHaiying Wang * project. 6765547dcSHaiying Wang * 7765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10765547dcSHaiying Wang * the License, or (at your option) any later version. 11765547dcSHaiying Wang * 12765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15765547dcSHaiying Wang * GNU General Public License for more details. 16765547dcSHaiying Wang * 17765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20765547dcSHaiying Wang * MA 02111-1307 USA 21765547dcSHaiying Wang */ 22765547dcSHaiying Wang 23765547dcSHaiying Wang /* 24765547dcSHaiying Wang * mpc8569mds board configuration file 25765547dcSHaiying Wang */ 26765547dcSHaiying Wang #ifndef __CONFIG_H 27765547dcSHaiying Wang #define __CONFIG_H 28765547dcSHaiying Wang 29765547dcSHaiying Wang /* High Level Configuration Options */ 30765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35765547dcSHaiying Wang 36765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37765547dcSHaiying Wang 38765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 39765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 40765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 41765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 42765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 43765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 44765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 45765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46765547dcSHaiying Wang 47765547dcSHaiying Wang #ifndef __ASSEMBLY__ 48765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 49765547dcSHaiying Wang #endif 50765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 5167351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 5267351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 53765547dcSHaiying Wang 54*c95d541eSLiu Yu #ifdef CONFIG_MK_ATM 55*c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 56*c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 57*c95d541eSLiu Yu #endif 58*c95d541eSLiu Yu 59765547dcSHaiying Wang /* 60765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 61765547dcSHaiying Wang */ 62765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 63765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 64765547dcSHaiying Wang 65765547dcSHaiying Wang /* 66765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 67765547dcSHaiying Wang */ 68765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 69765547dcSHaiying Wang 70765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 717f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 72765547dcSHaiying Wang 73765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 74765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 75765547dcSHaiying Wang 76765547dcSHaiying Wang /* 77765547dcSHaiying Wang * Base addresses -- Note these are effective addresses where the 78765547dcSHaiying Wang * actual resources get mapped (not physical addresses) 79765547dcSHaiying Wang */ 80765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 81765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 82765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 83765547dcSHaiying Wang /* physical addr of CCSRBAR */ 84765547dcSHaiying Wang #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 85765547dcSHaiying Wang /* PQII uses CONFIG_SYS_IMMR */ 86765547dcSHaiying Wang 87765547dcSHaiying Wang #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 88765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 89765547dcSHaiying Wang 90765547dcSHaiying Wang /* DDR Setup */ 91765547dcSHaiying Wang #define CONFIG_FSL_DDR3 92765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 93765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 94765547dcSHaiying Wang #define CONFIG_DDR_SPD 95765547dcSHaiying Wang #define CONFIG_DDR_DLL /* possible DLL fix needed */ 96765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 97765547dcSHaiying Wang 98765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 99765547dcSHaiying Wang 100765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 101765547dcSHaiying Wang /* DDR is system memory*/ 102765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 103765547dcSHaiying Wang 104765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 105765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 106765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 107765547dcSHaiying Wang 108765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 109765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 110765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 111765547dcSHaiying Wang 112765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 113765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 114765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 115765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 116765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 117765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 118765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 119765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 120765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 121765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 122765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 123765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 124765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 125765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 126765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 127765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 128765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 129765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 130765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 131765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 132765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 133765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 134765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 135765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 136765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 137765547dcSHaiying Wang 138765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 141765547dcSHaiying Wang 142765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 143765547dcSHaiying Wang 144765547dcSHaiying Wang /* 145765547dcSHaiying Wang * Local Bus Definitions 146765547dcSHaiying Wang */ 147765547dcSHaiying Wang 148765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 149765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 150765547dcSHaiying Wang 151765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 152765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 153765547dcSHaiying Wang 154765547dcSHaiying Wang /*Chip select 0 - Flash*/ 155765547dcSHaiying Wang #define CONFIG_SYS_BR0_PRELIM 0xfe000801 156765547dcSHaiying Wang #define CONFIG_SYS_OR0_PRELIM 0xfe000ff7 157765547dcSHaiying Wang 158399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 159765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 160765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 161765547dcSHaiying Wang 162399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 163399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 164399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 165399b53cbSHaiying Wang 166399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 167399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 168399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 169399b53cbSHaiying Wang 170765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 171765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 172765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 173765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 174765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 175765547dcSHaiying Wang 176765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 177765547dcSHaiying Wang 178765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 179765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 180765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 181765547dcSHaiying Wang 182a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 183a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 184a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 185a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 186a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 187a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 188a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 189a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 190a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 191a29155e1SAnton Vorontsov #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 192a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 193a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 194a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 195a29155e1SAnton Vorontsov | BR_V) /* valid */ 196a29155e1SAnton Vorontsov #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 197a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 198a29155e1SAnton Vorontsov | OR_FCM_CST \ 199a29155e1SAnton Vorontsov | OR_FCM_CHT \ 200a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 201a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 202a29155e1SAnton Vorontsov | OR_FCM_EHTR) 203a29155e1SAnton Vorontsov #define CONFIG_SYS_BR3_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 204a29155e1SAnton Vorontsov #define CONFIG_SYS_OR3_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 205765547dcSHaiying Wang 206765547dcSHaiying Wang /* 207765547dcSHaiying Wang * SDRAM on the LocalBus 208765547dcSHaiying Wang */ 209765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 210765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 211765547dcSHaiying Wang 212765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 213765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 214765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 215765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 216765547dcSHaiying Wang 217765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 218765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 219765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 220765547dcSHaiying Wang 221765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 222765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 223765547dcSHaiying Wang (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 224765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 225765547dcSHaiying Wang 226765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 227fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 228765547dcSHaiying Wang 229765547dcSHaiying Wang /* Serial Port */ 230765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 2317f52ed5eSAnton Vorontsov #define CONFIG_SERIAL_MULTI 1 232765547dcSHaiying Wang #undef CONFIG_SERIAL_SOFTWARE_FIFO 233765547dcSHaiying Wang #define CONFIG_SYS_NS16550 234765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 235765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 236765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 237765547dcSHaiying Wang 238765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 239765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 240765547dcSHaiying Wang 241765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 242765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 243765547dcSHaiying Wang 244765547dcSHaiying Wang /* Use the HUSH parser*/ 245765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 246765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 247765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 248765547dcSHaiying Wang #endif 249765547dcSHaiying Wang 250765547dcSHaiying Wang /* pass open firmware flat tree */ 251765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 252765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 253765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 254765547dcSHaiying Wang 255765547dcSHaiying Wang /* 256765547dcSHaiying Wang * I2C 257765547dcSHaiying Wang */ 258765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 259765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 260765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 261765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 262765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 263765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 264765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 265765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 266765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 267765547dcSHaiying Wang 268765547dcSHaiying Wang /* 269765547dcSHaiying Wang * I2C2 EEPROM 270765547dcSHaiying Wang */ 271765547dcSHaiying Wang #define CONFIG_ID_EEPROM 272765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 273765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 274765547dcSHaiying Wang #endif 275765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 276765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 277765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 278765547dcSHaiying Wang 279765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 280765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 2817f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 282765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 283765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 2847f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 285c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 286c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 287c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 288c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 289765547dcSHaiying Wang 290765547dcSHaiying Wang /* 291765547dcSHaiying Wang * General PCI 292765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 293765547dcSHaiying Wang */ 294765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 295765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 296765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 297765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 298765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 299765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 300765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 301765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 302765547dcSHaiying Wang 303765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 304765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 305765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 306765547dcSHaiying Wang 307765547dcSHaiying Wang #ifdef CONFIG_QE 308765547dcSHaiying Wang /* 309765547dcSHaiying Wang * QE UEC ethernet configuration 310765547dcSHaiying Wang */ 311f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 312f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 313765547dcSHaiying Wang 314765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 315765547dcSHaiying Wang #define CONFIG_UEC_ETH 316765547dcSHaiying Wang #define CONFIG_ETHPRIME "FSL UEC0" 317765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 318765547dcSHaiying Wang 319765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 320765547dcSHaiying Wang #define CONFIG_HAS_ETH0 321765547dcSHaiying Wang 322765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 323765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 324765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 325f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 326765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 327765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 328765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 329765547dcSHaiying Wang #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_ID 330f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 331f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 332f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 333f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 334f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_100_RMII 335f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 336f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 337765547dcSHaiying Wang 338765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 339765547dcSHaiying Wang #define CONFIG_HAS_ETH1 340765547dcSHaiying Wang 341765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 342765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 343765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 344f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 345765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 346765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 347765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 348765547dcSHaiying Wang #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_ID 349f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 350f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 351f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 352f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 353f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_100_RMII 354f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 355f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 356765547dcSHaiying Wang 357750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 358750098d3SHaiying Wang #define CONFIG_HAS_ETH2 359750098d3SHaiying Wang 360750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 361750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 362750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 363f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 364750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 365750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 366750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 367750098d3SHaiying Wang #define CONFIG_SYS_UEC3_INTERFACE_MODE ENET_1000_RGMII_ID 368f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 369f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 370f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 371f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 372f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_INTERFACE_MODE ENET_100_RMII 373f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 374f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 375750098d3SHaiying Wang 376750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 377750098d3SHaiying Wang #define CONFIG_HAS_ETH3 378750098d3SHaiying Wang 379750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 380750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 381750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 382f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 383750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 384750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 385750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 386750098d3SHaiying Wang #define CONFIG_SYS_UEC4_INTERFACE_MODE ENET_1000_RGMII_ID 387f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 388f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 389f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 390f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 391f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_INTERFACE_MODE ENET_100_RMII 392f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 393f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 3943bd8e532SHaiying Wang 3953bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 3963bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 3973bd8e532SHaiying Wang 3983bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 3993bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4003bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4013bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4023bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4033bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 4043bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_INTERFACE_MODE ENET_1000_SGMII 4053bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4063bd8e532SHaiying Wang 4073bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4083bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4093bd8e532SHaiying Wang 4103bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4113bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4123bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4133bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4143bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4153bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 4163bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_INTERFACE_MODE ENET_1000_SGMII 4173bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4183bd8e532SHaiying Wang 419765547dcSHaiying Wang #endif /* CONFIG_QE */ 420765547dcSHaiying Wang 421765547dcSHaiying Wang #if defined(CONFIG_PCI) 422765547dcSHaiying Wang 423765547dcSHaiying Wang #define CONFIG_NET_MULTI 424765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 425765547dcSHaiying Wang 426765547dcSHaiying Wang #undef CONFIG_EEPRO100 427765547dcSHaiying Wang #undef CONFIG_TULIP 428765547dcSHaiying Wang 429765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 430765547dcSHaiying Wang 431765547dcSHaiying Wang #endif /* CONFIG_PCI */ 432765547dcSHaiying Wang 433765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI 434765547dcSHaiying Wang #define CONFIG_NET_MULTI 1 435765547dcSHaiying Wang #endif 436765547dcSHaiying Wang 437765547dcSHaiying Wang /* 438765547dcSHaiying Wang * Environment 439765547dcSHaiying Wang */ 440765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 441fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 442765547dcSHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 256K(one sector) for env */ 443fb279490SHaiying Wang #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 444765547dcSHaiying Wang 445765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 446765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 447765547dcSHaiying Wang 448765547dcSHaiying Wang /* QE microcode/firmware address */ 449765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 450765547dcSHaiying Wang 451765547dcSHaiying Wang /* 452765547dcSHaiying Wang * BOOTP options 453765547dcSHaiying Wang */ 454765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 455765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 456765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 457765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 458765547dcSHaiying Wang 459765547dcSHaiying Wang 460765547dcSHaiying Wang /* 461765547dcSHaiying Wang * Command line configuration. 462765547dcSHaiying Wang */ 463765547dcSHaiying Wang #include <config_cmd_default.h> 464765547dcSHaiying Wang 465765547dcSHaiying Wang #define CONFIG_CMD_PING 466765547dcSHaiying Wang #define CONFIG_CMD_I2C 467765547dcSHaiying Wang #define CONFIG_CMD_MII 468765547dcSHaiying Wang #define CONFIG_CMD_ELF 469765547dcSHaiying Wang #define CONFIG_CMD_IRQ 470765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 471765547dcSHaiying Wang 472765547dcSHaiying Wang #if defined(CONFIG_PCI) 473765547dcSHaiying Wang #define CONFIG_CMD_PCI 474765547dcSHaiying Wang #endif 475765547dcSHaiying Wang 476765547dcSHaiying Wang 477765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 478765547dcSHaiying Wang 4797f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 4807f52ed5eSAnton Vorontsov 4817f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 4827f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 4837f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 4847f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 4857f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 4867f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 4877f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 4887f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 4897f52ed5eSAnton Vorontsov #endif 4907f52ed5eSAnton Vorontsov 491765547dcSHaiying Wang /* 492765547dcSHaiying Wang * Miscellaneous configurable options 493765547dcSHaiying Wang */ 494765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 495765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 496765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 497765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 498765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 499765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 500765547dcSHaiying Wang #else 501765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 502765547dcSHaiying Wang #endif 503765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 504765547dcSHaiying Wang /* Print Buffer Size */ 505765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 506765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 507765547dcSHaiying Wang /* Boot Argument Buffer Size */ 508765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 509765547dcSHaiying Wang 510765547dcSHaiying Wang /* 511765547dcSHaiying Wang * For booting Linux, the board info and command line data 51289188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 513765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 514765547dcSHaiying Wang */ 51589188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) 516765547dcSHaiying Wang /* Initial Memory map for Linux*/ 517765547dcSHaiying Wang 518765547dcSHaiying Wang /* 519765547dcSHaiying Wang * Internal Definitions 520765547dcSHaiying Wang * 521765547dcSHaiying Wang * Boot Flags 522765547dcSHaiying Wang */ 523765547dcSHaiying Wang #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 524765547dcSHaiying Wang #define BOOTFLAG_WARM 0x02 /* Software reboot */ 525765547dcSHaiying Wang 526765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 527765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 528765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 529765547dcSHaiying Wang #endif 530765547dcSHaiying Wang 531765547dcSHaiying Wang /* 532765547dcSHaiying Wang * Environment Configuration 533765547dcSHaiying Wang */ 534765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 535765547dcSHaiying Wang #define CONFIG_ROOTPATH /nfsroot 536765547dcSHaiying Wang #define CONFIG_BOOTFILE your.uImage 537765547dcSHaiying Wang 538765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 539765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 540765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 541765547dcSHaiying Wang 542765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 543765547dcSHaiying Wang 544765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 545765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 546765547dcSHaiying Wang 547765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 548765547dcSHaiying Wang 549765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 550765547dcSHaiying Wang "netdev=eth0\0" \ 551765547dcSHaiying Wang "consoledev=ttyS0\0" \ 552765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 553765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 554765547dcSHaiying Wang "fdtaddr=400000\0" \ 555765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 556765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 557765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 558765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 559765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 560765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 561765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 562765547dcSHaiying Wang 563765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 564765547dcSHaiying Wang "run nfsargs;" \ 565765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 566765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 567765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 568765547dcSHaiying Wang 569765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 570765547dcSHaiying Wang "run ramargs;" \ 571765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 572765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 573765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 574765547dcSHaiying Wang 575765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 576765547dcSHaiying Wang 577765547dcSHaiying Wang #endif /* __CONFIG_H */ 578