1765547dcSHaiying Wang /* 23aed5507SHaiying Wang * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5765547dcSHaiying Wang * project. 6765547dcSHaiying Wang * 7765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10765547dcSHaiying Wang * the License, or (at your option) any later version. 11765547dcSHaiying Wang * 12765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15765547dcSHaiying Wang * GNU General Public License for more details. 16765547dcSHaiying Wang * 17765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20765547dcSHaiying Wang * MA 02111-1307 USA 21765547dcSHaiying Wang */ 22765547dcSHaiying Wang 23765547dcSHaiying Wang /* 24765547dcSHaiying Wang * mpc8569mds board configuration file 25765547dcSHaiying Wang */ 26765547dcSHaiying Wang #ifndef __CONFIG_H 27765547dcSHaiying Wang #define __CONFIG_H 28765547dcSHaiying Wang 29765547dcSHaiying Wang /* High Level Configuration Options */ 30765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35765547dcSHaiying Wang 36765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37765547dcSHaiying Wang 38765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 39765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 40765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 41765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 42765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 43765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 44765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 45765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46765547dcSHaiying Wang 47765547dcSHaiying Wang #ifndef __ASSEMBLY__ 48765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 49765547dcSHaiying Wang #endif 50765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 5167351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 5267351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 53765547dcSHaiying Wang 54d24f2d32SWolfgang Denk #ifdef CONFIG_ATM 55c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 56c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 57c95d541eSLiu Yu #endif 58c95d541eSLiu Yu 59765547dcSHaiying Wang /* 60765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 61765547dcSHaiying Wang */ 62765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 63765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 64765547dcSHaiying Wang 65d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 66674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT 1 67674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND 1 6896196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL 6996196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 7096196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 7196196a1fSHaiying Wang #else 722ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f82000 732ae18241SWolfgang Denk #endif 7496196a1fSHaiying Wang #endif 752ae18241SWolfgang Denk 762ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 772ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 78674ef7bdSLiu Yu #endif 79674ef7bdSLiu Yu 8096196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE 8196196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 8296196a1fSHaiying Wang #endif 8396196a1fSHaiying Wang 84765547dcSHaiying Wang /* 85765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 86765547dcSHaiying Wang */ 87765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 88765547dcSHaiying Wang 89765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 903aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R 1 917f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 92765547dcSHaiying Wang 93765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 94765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 95765547dcSHaiying Wang 96765547dcSHaiying Wang /* 97674ef7bdSLiu Yu * Config the L2 Cache as L2 SRAM 98674ef7bdSLiu Yu */ 99674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 100674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 101674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE (512 << 10) 102674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 103674ef7bdSLiu Yu 104674ef7bdSLiu Yu /* 105765547dcSHaiying Wang * Base addresses -- Note these are effective addresses where the 106765547dcSHaiying Wang * actual resources get mapped (not physical addresses) 107765547dcSHaiying Wang */ 108765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 109765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 110765547dcSHaiying Wang /* physical addr of CCSRBAR */ 111765547dcSHaiying Wang #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 112765547dcSHaiying Wang /* PQII uses CONFIG_SYS_IMMR */ 113765547dcSHaiying Wang 114674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 115674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 116674ef7bdSLiu Yu #else 117674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 118674ef7bdSLiu Yu #endif 119674ef7bdSLiu Yu 120765547dcSHaiying Wang /* DDR Setup */ 121765547dcSHaiying Wang #define CONFIG_FSL_DDR3 122765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 123765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 124765547dcSHaiying Wang #define CONFIG_DDR_SPD 125765547dcSHaiying Wang #define CONFIG_DDR_DLL /* possible DLL fix needed */ 126765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 127765547dcSHaiying Wang 128765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 129765547dcSHaiying Wang 130765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 131765547dcSHaiying Wang /* DDR is system memory*/ 132765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 133765547dcSHaiying Wang 134765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 135765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 136765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 137765547dcSHaiying Wang 138765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 139765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 140765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 141765547dcSHaiying Wang 142765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 143765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 144765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 145765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 146765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 147765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 148765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 149765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 150765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 151765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 152765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 153765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 154765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 155765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 156765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 157765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 158765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 159765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 160765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 161765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 162765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 163765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 164765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 165765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 166765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 167765547dcSHaiying Wang 168765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 169765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 170765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 171765547dcSHaiying Wang 172765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 173765547dcSHaiying Wang 174765547dcSHaiying Wang /* 175765547dcSHaiying Wang * Local Bus Definitions 176765547dcSHaiying Wang */ 177765547dcSHaiying Wang 178765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 179765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 180765547dcSHaiying Wang 181765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 182765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 183765547dcSHaiying Wang 184765547dcSHaiying Wang /*Chip select 0 - Flash*/ 185674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM 0xfe000801 186674ef7bdSLiu Yu #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7 187765547dcSHaiying Wang 188399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 189765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 190765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 191765547dcSHaiying Wang 192399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 193399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 194399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 195399b53cbSHaiying Wang 196399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 197399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 198399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 199399b53cbSHaiying Wang 200765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 201765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 202765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 203765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 204765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 205765547dcSHaiying Wang 206*a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND) 207674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT 208*a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 209674ef7bdSLiu Yu #else 210674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT 211674ef7bdSLiu Yu #endif 212674ef7bdSLiu Yu 213765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 214765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 215765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 216765547dcSHaiying Wang 217a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 218674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL 219a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 220674ef7bdSLiu Yu #else 221674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE 0xFFF00000 222674ef7bdSLiu Yu #endif 223674ef7bdSLiu Yu 224674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */ 225674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 226674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 227674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 228674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \ 229674ef7bdSLiu Yu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 230674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 231674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 232674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 233674ef7bdSLiu Yu 234a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 235a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 236a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 237a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 238a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 239a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 240a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 241a29155e1SAnton Vorontsov #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 242a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 243a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 244a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 245a29155e1SAnton Vorontsov | BR_V) /* valid */ 246a29155e1SAnton Vorontsov #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 247a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 248a29155e1SAnton Vorontsov | OR_FCM_CST \ 249a29155e1SAnton Vorontsov | OR_FCM_CHT \ 250a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 251a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 252a29155e1SAnton Vorontsov | OR_FCM_EHTR) 253674ef7bdSLiu Yu 254674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND 255674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 256674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 257674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 258674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 259674ef7bdSLiu Yu #else 260674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 261674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 262a29155e1SAnton Vorontsov #define CONFIG_SYS_BR3_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 263a29155e1SAnton Vorontsov #define CONFIG_SYS_OR3_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 264674ef7bdSLiu Yu #endif 265765547dcSHaiying Wang 266765547dcSHaiying Wang /* 267765547dcSHaiying Wang * SDRAM on the LocalBus 268765547dcSHaiying Wang */ 269765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 270765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 271765547dcSHaiying Wang 272765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 273765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 274765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 275765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 276765547dcSHaiying Wang 277765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 278765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 279553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 280765547dcSHaiying Wang 281765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 28225ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 283765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 284765547dcSHaiying Wang 285765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 286fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 287765547dcSHaiying Wang 288765547dcSHaiying Wang /* Serial Port */ 289765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 2907f52ed5eSAnton Vorontsov #define CONFIG_SERIAL_MULTI 1 291765547dcSHaiying Wang #define CONFIG_SYS_NS16550 292765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 293765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 294765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 29593341909SKumar Gala #ifdef CONFIG_NAND_SPL 29693341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 29793341909SKumar Gala #endif 298765547dcSHaiying Wang 299765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 300765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 301765547dcSHaiying Wang 302765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 303765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 304765547dcSHaiying Wang 305765547dcSHaiying Wang /* Use the HUSH parser*/ 306765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 307765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 308765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 309765547dcSHaiying Wang #endif 310765547dcSHaiying Wang 311765547dcSHaiying Wang /* pass open firmware flat tree */ 312765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 313765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 314765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 315765547dcSHaiying Wang 316765547dcSHaiying Wang /* 317765547dcSHaiying Wang * I2C 318765547dcSHaiying Wang */ 319765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 320765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 321765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 322765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 323765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 324765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 325765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 326765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 327765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 328765547dcSHaiying Wang 329765547dcSHaiying Wang /* 330765547dcSHaiying Wang * I2C2 EEPROM 331765547dcSHaiying Wang */ 332765547dcSHaiying Wang #define CONFIG_ID_EEPROM 333765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 334765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 335765547dcSHaiying Wang #endif 336765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 337765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 338765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 339765547dcSHaiying Wang 340765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 341765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 3427f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 343765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 344765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 3457f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 346c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 347c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 348c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 349c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 350765547dcSHaiying Wang 351765547dcSHaiying Wang /* 352765547dcSHaiying Wang * General PCI 353765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 354765547dcSHaiying Wang */ 355765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 356765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 357765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 358765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 359765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 360765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 361765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 362765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 363765547dcSHaiying Wang 364765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 365765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 366765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 367765547dcSHaiying Wang 368765547dcSHaiying Wang #ifdef CONFIG_QE 369765547dcSHaiying Wang /* 370765547dcSHaiying Wang * QE UEC ethernet configuration 371765547dcSHaiying Wang */ 372f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 373f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 374765547dcSHaiying Wang 375765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 376765547dcSHaiying Wang #define CONFIG_UEC_ETH 37778b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 378765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 379765547dcSHaiying Wang 380765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 381765547dcSHaiying Wang #define CONFIG_HAS_ETH0 382765547dcSHaiying Wang 383765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 384765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 385765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 386f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 387765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 388765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 389765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 390582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID 391582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 392f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 393f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 394f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 395f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 396582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII 397582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 398f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 399f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 400765547dcSHaiying Wang 401765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 402765547dcSHaiying Wang #define CONFIG_HAS_ETH1 403765547dcSHaiying Wang 404765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 405765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 406765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 407f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 408765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 409765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 410765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 411582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID 412582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 413f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 414f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 415f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 416f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 417582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII 418582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 419f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 420f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 421765547dcSHaiying Wang 422750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 423750098d3SHaiying Wang #define CONFIG_HAS_ETH2 424750098d3SHaiying Wang 425750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 426750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 427750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 428f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 429750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 430750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 431750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 432582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID 433582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000 434f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 435f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 436f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 437f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 438582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII 439582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100 440f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 441f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 442750098d3SHaiying Wang 443750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 444750098d3SHaiying Wang #define CONFIG_HAS_ETH3 445750098d3SHaiying Wang 446750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 447750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 448750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 449f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 450750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 451750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 452750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 453582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID 454582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000 455f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 456f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 457f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 458f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 459582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII 460582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100 461f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 462f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 4633bd8e532SHaiying Wang 4643bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 4653bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 4663bd8e532SHaiying Wang 4673bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 4683bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4693bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4703bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4713bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4723bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 473582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII 474582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000 4753bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4763bd8e532SHaiying Wang 4773bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4783bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4793bd8e532SHaiying Wang 4803bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4813bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4823bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4833bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4843bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4853bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 486582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII 487582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000 4883bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4893bd8e532SHaiying Wang 490765547dcSHaiying Wang #endif /* CONFIG_QE */ 491765547dcSHaiying Wang 492765547dcSHaiying Wang #if defined(CONFIG_PCI) 493765547dcSHaiying Wang 494765547dcSHaiying Wang #define CONFIG_NET_MULTI 495765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 496765547dcSHaiying Wang 497765547dcSHaiying Wang #undef CONFIG_EEPRO100 498765547dcSHaiying Wang #undef CONFIG_TULIP 49916855ec1SKumar Gala #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 500765547dcSHaiying Wang 501765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 502765547dcSHaiying Wang 503765547dcSHaiying Wang #endif /* CONFIG_PCI */ 504765547dcSHaiying Wang 505765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI 506765547dcSHaiying Wang #define CONFIG_NET_MULTI 1 507765547dcSHaiying Wang #endif 508765547dcSHaiying Wang 509765547dcSHaiying Wang /* 510765547dcSHaiying Wang * Environment 511765547dcSHaiying Wang */ 512674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) 513674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) 514674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND 1 515674ef7bdSLiu Yu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 516674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 517674ef7bdSLiu Yu #endif 518674ef7bdSLiu Yu #else 519765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 520fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 5211b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 5221b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE 0x2000 523674ef7bdSLiu Yu #endif 524765547dcSHaiying Wang 525765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 526765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 527765547dcSHaiying Wang 528765547dcSHaiying Wang /* QE microcode/firmware address */ 529765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 530765547dcSHaiying Wang 531765547dcSHaiying Wang /* 532765547dcSHaiying Wang * BOOTP options 533765547dcSHaiying Wang */ 534765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 535765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 536765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 537765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 538765547dcSHaiying Wang 539765547dcSHaiying Wang 540765547dcSHaiying Wang /* 541765547dcSHaiying Wang * Command line configuration. 542765547dcSHaiying Wang */ 543765547dcSHaiying Wang #include <config_cmd_default.h> 544765547dcSHaiying Wang 545765547dcSHaiying Wang #define CONFIG_CMD_PING 546765547dcSHaiying Wang #define CONFIG_CMD_I2C 547765547dcSHaiying Wang #define CONFIG_CMD_MII 548765547dcSHaiying Wang #define CONFIG_CMD_ELF 549765547dcSHaiying Wang #define CONFIG_CMD_IRQ 550765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 551199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 552765547dcSHaiying Wang 553765547dcSHaiying Wang #if defined(CONFIG_PCI) 554765547dcSHaiying Wang #define CONFIG_CMD_PCI 555765547dcSHaiying Wang #endif 556765547dcSHaiying Wang 557765547dcSHaiying Wang 558765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 559765547dcSHaiying Wang 5607f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 5617f52ed5eSAnton Vorontsov 5627f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 5637f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 5647f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5657f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 5667f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 5677f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 5687f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 5697f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 5707f52ed5eSAnton Vorontsov #endif 5717f52ed5eSAnton Vorontsov 572765547dcSHaiying Wang /* 573765547dcSHaiying Wang * Miscellaneous configurable options 574765547dcSHaiying Wang */ 575765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 576765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5775be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 578765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 579765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 580765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 581765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 582765547dcSHaiying Wang #else 583765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 584765547dcSHaiying Wang #endif 585765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 586765547dcSHaiying Wang /* Print Buffer Size */ 587765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 588765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 589765547dcSHaiying Wang /* Boot Argument Buffer Size */ 590765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 591765547dcSHaiying Wang 592765547dcSHaiying Wang /* 593765547dcSHaiying Wang * For booting Linux, the board info and command line data 59489188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 595765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 596765547dcSHaiying Wang */ 59789188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) 598765547dcSHaiying Wang /* Initial Memory map for Linux*/ 599765547dcSHaiying Wang 600765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 601765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 602765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 603765547dcSHaiying Wang #endif 604765547dcSHaiying Wang 605765547dcSHaiying Wang /* 606765547dcSHaiying Wang * Environment Configuration 607765547dcSHaiying Wang */ 608765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 609765547dcSHaiying Wang #define CONFIG_ROOTPATH /nfsroot 610765547dcSHaiying Wang #define CONFIG_BOOTFILE your.uImage 611765547dcSHaiying Wang 612765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 613765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 614765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 615765547dcSHaiying Wang 616765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 617765547dcSHaiying Wang 618765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 619765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 620765547dcSHaiying Wang 621765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 622765547dcSHaiying Wang 623765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 624765547dcSHaiying Wang "netdev=eth0\0" \ 625765547dcSHaiying Wang "consoledev=ttyS0\0" \ 626765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 627765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 628765547dcSHaiying Wang "fdtaddr=400000\0" \ 629765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 630765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 631765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 632765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 633765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 634765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 635765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 636765547dcSHaiying Wang 637765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 638765547dcSHaiying Wang "run nfsargs;" \ 639765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 640765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 641765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 642765547dcSHaiying Wang 643765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 644765547dcSHaiying Wang "run ramargs;" \ 645765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 646765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 647765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 648765547dcSHaiying Wang 649765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 650765547dcSHaiying Wang 651765547dcSHaiying Wang #endif /* __CONFIG_H */ 652