1*765547dcSHaiying Wang /* 2*765547dcSHaiying Wang * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved. 3*765547dcSHaiying Wang * 4*765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5*765547dcSHaiying Wang * project. 6*765547dcSHaiying Wang * 7*765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8*765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9*765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10*765547dcSHaiying Wang * the License, or (at your option) any later version. 11*765547dcSHaiying Wang * 12*765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13*765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14*765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*765547dcSHaiying Wang * GNU General Public License for more details. 16*765547dcSHaiying Wang * 17*765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18*765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19*765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20*765547dcSHaiying Wang * MA 02111-1307 USA 21*765547dcSHaiying Wang */ 22*765547dcSHaiying Wang 23*765547dcSHaiying Wang /* 24*765547dcSHaiying Wang * mpc8569mds board configuration file 25*765547dcSHaiying Wang */ 26*765547dcSHaiying Wang #ifndef __CONFIG_H 27*765547dcSHaiying Wang #define __CONFIG_H 28*765547dcSHaiying Wang 29*765547dcSHaiying Wang /* High Level Configuration Options */ 30*765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31*765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32*765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33*765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34*765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35*765547dcSHaiying Wang 36*765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37*765547dcSHaiying Wang 38*765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 39*765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 40*765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 41*765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 42*765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 43*765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 44*765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 45*765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46*765547dcSHaiying Wang 47*765547dcSHaiying Wang /* 48*765547dcSHaiying Wang * When initializing flash, if we cannot find the manufacturer ID, 49*765547dcSHaiying Wang * assume this is the AMD flash associated with the MDS board. 50*765547dcSHaiying Wang * This allows booting from a promjet. 51*765547dcSHaiying Wang */ 52*765547dcSHaiying Wang #define CONFIG_ASSUME_AMD_FLASH 53*765547dcSHaiying Wang 54*765547dcSHaiying Wang #ifndef __ASSEMBLY__ 55*765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 56*765547dcSHaiying Wang #endif 57*765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 58*765547dcSHaiying Wang #define CONFIG_SYS_CLK_FREQ 66000000 59*765547dcSHaiying Wang #define CONFIG_DDR_CLK_FREQ 66000000 60*765547dcSHaiying Wang 61*765547dcSHaiying Wang /* 62*765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 63*765547dcSHaiying Wang */ 64*765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 65*765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 66*765547dcSHaiying Wang 67*765547dcSHaiying Wang /* 68*765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 69*765547dcSHaiying Wang */ 70*765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 71*765547dcSHaiying Wang 72*765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 73*765547dcSHaiying Wang 74*765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 75*765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 76*765547dcSHaiying Wang 77*765547dcSHaiying Wang /* 78*765547dcSHaiying Wang * Base addresses -- Note these are effective addresses where the 79*765547dcSHaiying Wang * actual resources get mapped (not physical addresses) 80*765547dcSHaiying Wang */ 81*765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 82*765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 83*765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 84*765547dcSHaiying Wang /* physical addr of CCSRBAR */ 85*765547dcSHaiying Wang #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 86*765547dcSHaiying Wang /* PQII uses CONFIG_SYS_IMMR */ 87*765547dcSHaiying Wang 88*765547dcSHaiying Wang #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 89*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 90*765547dcSHaiying Wang 91*765547dcSHaiying Wang /* DDR Setup */ 92*765547dcSHaiying Wang #define CONFIG_FSL_DDR3 93*765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 94*765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 95*765547dcSHaiying Wang #define CONFIG_DDR_SPD 96*765547dcSHaiying Wang #define CONFIG_DDR_DLL /* possible DLL fix needed */ 97*765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 98*765547dcSHaiying Wang 99*765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 100*765547dcSHaiying Wang 101*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 102*765547dcSHaiying Wang /* DDR is system memory*/ 103*765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 104*765547dcSHaiying Wang 105*765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 106*765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 107*765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 108*765547dcSHaiying Wang 109*765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 110*765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 111*765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 112*765547dcSHaiying Wang 113*765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 114*765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 115*765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 116*765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 117*765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 118*765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 119*765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 120*765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 121*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 122*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 123*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 124*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 125*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 126*765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 127*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 128*765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 129*765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 130*765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 131*765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 132*765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 133*765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 134*765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 135*765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 136*765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 137*765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 138*765547dcSHaiying Wang 139*765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 140*765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 141*765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 142*765547dcSHaiying Wang 143*765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 144*765547dcSHaiying Wang 145*765547dcSHaiying Wang /* 146*765547dcSHaiying Wang * Local Bus Definitions 147*765547dcSHaiying Wang */ 148*765547dcSHaiying Wang 149*765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 150*765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 151*765547dcSHaiying Wang 152*765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 153*765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 154*765547dcSHaiying Wang 155*765547dcSHaiying Wang /*Chip select 0 - Flash*/ 156*765547dcSHaiying Wang #define CONFIG_SYS_BR0_PRELIM 0xfe000801 157*765547dcSHaiying Wang #define CONFIG_SYS_OR0_PRELIM 0xfe000ff7 158*765547dcSHaiying Wang 159*765547dcSHaiying Wang /*Chip slelect 1 - BCSR*/ 160*765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 161*765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 162*765547dcSHaiying Wang 163*765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 164*765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 165*765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 166*765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 167*765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 168*765547dcSHaiying Wang 169*765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 170*765547dcSHaiying Wang 171*765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 172*765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 173*765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 174*765547dcSHaiying Wang 175*765547dcSHaiying Wang 176*765547dcSHaiying Wang /* 177*765547dcSHaiying Wang * SDRAM on the LocalBus 178*765547dcSHaiying Wang */ 179*765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 180*765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 181*765547dcSHaiying Wang 182*765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 183*765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 184*765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 185*765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 186*765547dcSHaiying Wang 187*765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 188*765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 189*765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 190*765547dcSHaiying Wang 191*765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 192*765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 193*765547dcSHaiying Wang (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 194*765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 195*765547dcSHaiying Wang 196*765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 197*765547dcSHaiying Wang #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 198*765547dcSHaiying Wang 199*765547dcSHaiying Wang /* Serial Port */ 200*765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 201*765547dcSHaiying Wang #undef CONFIG_SERIAL_SOFTWARE_FIFO 202*765547dcSHaiying Wang #define CONFIG_SYS_NS16550 203*765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 204*765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 205*765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 206*765547dcSHaiying Wang 207*765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 208*765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 209*765547dcSHaiying Wang 210*765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 211*765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 212*765547dcSHaiying Wang 213*765547dcSHaiying Wang /* Use the HUSH parser*/ 214*765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 215*765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 216*765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 217*765547dcSHaiying Wang #endif 218*765547dcSHaiying Wang 219*765547dcSHaiying Wang /* pass open firmware flat tree */ 220*765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 221*765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 222*765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 223*765547dcSHaiying Wang 224*765547dcSHaiying Wang #define CONFIG_SYS_64BIT_VSPRINTF 1 225*765547dcSHaiying Wang #define CONFIG_SYS_64BIT_STRTOUL 1 226*765547dcSHaiying Wang 227*765547dcSHaiying Wang /* 228*765547dcSHaiying Wang * I2C 229*765547dcSHaiying Wang */ 230*765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 231*765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 232*765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 233*765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 234*765547dcSHaiying Wang #define CONFIG_I2C_CMD_TREE 235*765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 236*765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 237*765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 238*765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 239*765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 240*765547dcSHaiying Wang 241*765547dcSHaiying Wang /* 242*765547dcSHaiying Wang * I2C2 EEPROM 243*765547dcSHaiying Wang */ 244*765547dcSHaiying Wang #define CONFIG_ID_EEPROM 245*765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 246*765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 247*765547dcSHaiying Wang #endif 248*765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 249*765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 250*765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 251*765547dcSHaiying Wang 252*765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 253*765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 254*765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 255*765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 256*765547dcSHaiying Wang 257*765547dcSHaiying Wang /* 258*765547dcSHaiying Wang * General PCI 259*765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 260*765547dcSHaiying Wang */ 261*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 262*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 263*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 264*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 265*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 266*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 267*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 268*765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 269*765547dcSHaiying Wang 270*765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 271*765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 272*765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 273*765547dcSHaiying Wang 274*765547dcSHaiying Wang #ifdef CONFIG_QE 275*765547dcSHaiying Wang /* 276*765547dcSHaiying Wang * QE UEC ethernet configuration 277*765547dcSHaiying Wang */ 278*765547dcSHaiying Wang 279*765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 280*765547dcSHaiying Wang #define CONFIG_UEC_ETH 281*765547dcSHaiying Wang #define CONFIG_ETHPRIME "FSL UEC0" 282*765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 283*765547dcSHaiying Wang 284*765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 285*765547dcSHaiying Wang #define CONFIG_HAS_ETH0 286*765547dcSHaiying Wang 287*765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 288*765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 289*765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 290*765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 291*765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 292*765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 293*765547dcSHaiying Wang #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_ID 294*765547dcSHaiying Wang #endif 295*765547dcSHaiying Wang 296*765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 297*765547dcSHaiying Wang #define CONFIG_HAS_ETH1 298*765547dcSHaiying Wang 299*765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 300*765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 301*765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 302*765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 303*765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 304*765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 305*765547dcSHaiying Wang #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_ID 306*765547dcSHaiying Wang #endif 307*765547dcSHaiying Wang 308*765547dcSHaiying Wang #endif /* CONFIG_QE */ 309*765547dcSHaiying Wang 310*765547dcSHaiying Wang #if defined(CONFIG_PCI) 311*765547dcSHaiying Wang 312*765547dcSHaiying Wang #define CONFIG_NET_MULTI 313*765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 314*765547dcSHaiying Wang 315*765547dcSHaiying Wang #undef CONFIG_EEPRO100 316*765547dcSHaiying Wang #undef CONFIG_TULIP 317*765547dcSHaiying Wang 318*765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 319*765547dcSHaiying Wang 320*765547dcSHaiying Wang #endif /* CONFIG_PCI */ 321*765547dcSHaiying Wang 322*765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI 323*765547dcSHaiying Wang #define CONFIG_NET_MULTI 1 324*765547dcSHaiying Wang #endif 325*765547dcSHaiying Wang 326*765547dcSHaiying Wang /* 327*765547dcSHaiying Wang * Environment 328*765547dcSHaiying Wang */ 329*765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 330*765547dcSHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 331*765547dcSHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 256K(one sector) for env */ 332*765547dcSHaiying Wang #define CONFIG_ENV_SIZE 0x2000 333*765547dcSHaiying Wang 334*765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 335*765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 336*765547dcSHaiying Wang 337*765547dcSHaiying Wang /* QE microcode/firmware address */ 338*765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 339*765547dcSHaiying Wang 340*765547dcSHaiying Wang /* 341*765547dcSHaiying Wang * BOOTP options 342*765547dcSHaiying Wang */ 343*765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 344*765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 345*765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 346*765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 347*765547dcSHaiying Wang 348*765547dcSHaiying Wang 349*765547dcSHaiying Wang /* 350*765547dcSHaiying Wang * Command line configuration. 351*765547dcSHaiying Wang */ 352*765547dcSHaiying Wang #include <config_cmd_default.h> 353*765547dcSHaiying Wang 354*765547dcSHaiying Wang #define CONFIG_CMD_PING 355*765547dcSHaiying Wang #define CONFIG_CMD_I2C 356*765547dcSHaiying Wang #define CONFIG_CMD_MII 357*765547dcSHaiying Wang #define CONFIG_CMD_ELF 358*765547dcSHaiying Wang #define CONFIG_CMD_IRQ 359*765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 360*765547dcSHaiying Wang 361*765547dcSHaiying Wang #if defined(CONFIG_PCI) 362*765547dcSHaiying Wang #define CONFIG_CMD_PCI 363*765547dcSHaiying Wang #endif 364*765547dcSHaiying Wang 365*765547dcSHaiying Wang 366*765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 367*765547dcSHaiying Wang 368*765547dcSHaiying Wang /* 369*765547dcSHaiying Wang * Miscellaneous configurable options 370*765547dcSHaiying Wang */ 371*765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 372*765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 373*765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 374*765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 375*765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 376*765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 377*765547dcSHaiying Wang #else 378*765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 379*765547dcSHaiying Wang #endif 380*765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 381*765547dcSHaiying Wang /* Print Buffer Size */ 382*765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 383*765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 384*765547dcSHaiying Wang /* Boot Argument Buffer Size */ 385*765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 386*765547dcSHaiying Wang 387*765547dcSHaiying Wang /* 388*765547dcSHaiying Wang * For booting Linux, the board info and command line data 389*765547dcSHaiying Wang * have to be in the first 8 MB of memory, since this is 390*765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 391*765547dcSHaiying Wang */ 392*765547dcSHaiying Wang #define CONFIG_SYS_BOOTMAPSZ (8 << 20) 393*765547dcSHaiying Wang /* Initial Memory map for Linux*/ 394*765547dcSHaiying Wang 395*765547dcSHaiying Wang /* 396*765547dcSHaiying Wang * Internal Definitions 397*765547dcSHaiying Wang * 398*765547dcSHaiying Wang * Boot Flags 399*765547dcSHaiying Wang */ 400*765547dcSHaiying Wang #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 401*765547dcSHaiying Wang #define BOOTFLAG_WARM 0x02 /* Software reboot */ 402*765547dcSHaiying Wang 403*765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 404*765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 405*765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 406*765547dcSHaiying Wang #endif 407*765547dcSHaiying Wang 408*765547dcSHaiying Wang /* 409*765547dcSHaiying Wang * Environment Configuration 410*765547dcSHaiying Wang */ 411*765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 412*765547dcSHaiying Wang #define CONFIG_ROOTPATH /nfsroot 413*765547dcSHaiying Wang #define CONFIG_BOOTFILE your.uImage 414*765547dcSHaiying Wang 415*765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 416*765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 417*765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 418*765547dcSHaiying Wang 419*765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 420*765547dcSHaiying Wang 421*765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 422*765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 423*765547dcSHaiying Wang 424*765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 425*765547dcSHaiying Wang 426*765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 427*765547dcSHaiying Wang "netdev=eth0\0" \ 428*765547dcSHaiying Wang "consoledev=ttyS0\0" \ 429*765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 430*765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 431*765547dcSHaiying Wang "fdtaddr=400000\0" \ 432*765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 433*765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 434*765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 435*765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 436*765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 437*765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 438*765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 439*765547dcSHaiying Wang 440*765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 441*765547dcSHaiying Wang "run nfsargs;" \ 442*765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 443*765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 444*765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 445*765547dcSHaiying Wang 446*765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 447*765547dcSHaiying Wang "run ramargs;" \ 448*765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 449*765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 450*765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 451*765547dcSHaiying Wang 452*765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 453*765547dcSHaiying Wang 454*765547dcSHaiying Wang #endif /* __CONFIG_H */ 455