1765547dcSHaiying Wang /* 2*4c2e3da8SKumar Gala * Copyright (C) 2009 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5765547dcSHaiying Wang * project. 6765547dcSHaiying Wang * 7765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10765547dcSHaiying Wang * the License, or (at your option) any later version. 11765547dcSHaiying Wang * 12765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15765547dcSHaiying Wang * GNU General Public License for more details. 16765547dcSHaiying Wang * 17765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20765547dcSHaiying Wang * MA 02111-1307 USA 21765547dcSHaiying Wang */ 22765547dcSHaiying Wang 23765547dcSHaiying Wang /* 24765547dcSHaiying Wang * mpc8569mds board configuration file 25765547dcSHaiying Wang */ 26765547dcSHaiying Wang #ifndef __CONFIG_H 27765547dcSHaiying Wang #define __CONFIG_H 28765547dcSHaiying Wang 29765547dcSHaiying Wang /* High Level Configuration Options */ 30765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35765547dcSHaiying Wang 36765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37765547dcSHaiying Wang 38765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 39765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 40765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 41765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 42765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 43765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 44765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 45765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46765547dcSHaiying Wang 47765547dcSHaiying Wang /* 48765547dcSHaiying Wang * When initializing flash, if we cannot find the manufacturer ID, 49765547dcSHaiying Wang * assume this is the AMD flash associated with the MDS board. 50765547dcSHaiying Wang * This allows booting from a promjet. 51765547dcSHaiying Wang */ 52765547dcSHaiying Wang #define CONFIG_ASSUME_AMD_FLASH 53765547dcSHaiying Wang 54765547dcSHaiying Wang #ifndef __ASSEMBLY__ 55765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 56765547dcSHaiying Wang #endif 57765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 5867351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 5967351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 60765547dcSHaiying Wang 61765547dcSHaiying Wang /* 62765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 63765547dcSHaiying Wang */ 64765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 65765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 66765547dcSHaiying Wang 67765547dcSHaiying Wang /* 68765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 69765547dcSHaiying Wang */ 70765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 71765547dcSHaiying Wang 72765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 73765547dcSHaiying Wang 74765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 75765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 76765547dcSHaiying Wang 77765547dcSHaiying Wang /* 78765547dcSHaiying Wang * Base addresses -- Note these are effective addresses where the 79765547dcSHaiying Wang * actual resources get mapped (not physical addresses) 80765547dcSHaiying Wang */ 81765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 82765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 83765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 84765547dcSHaiying Wang /* physical addr of CCSRBAR */ 85765547dcSHaiying Wang #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 86765547dcSHaiying Wang /* PQII uses CONFIG_SYS_IMMR */ 87765547dcSHaiying Wang 88765547dcSHaiying Wang #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 89765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 90765547dcSHaiying Wang 91765547dcSHaiying Wang /* DDR Setup */ 92765547dcSHaiying Wang #define CONFIG_FSL_DDR3 93765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 94765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 95765547dcSHaiying Wang #define CONFIG_DDR_SPD 96765547dcSHaiying Wang #define CONFIG_DDR_DLL /* possible DLL fix needed */ 97765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 98765547dcSHaiying Wang 99765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 100765547dcSHaiying Wang 101765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 102765547dcSHaiying Wang /* DDR is system memory*/ 103765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 104765547dcSHaiying Wang 105765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 106765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 107765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 108765547dcSHaiying Wang 109765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 110765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 111765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 112765547dcSHaiying Wang 113765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 114765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 115765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 116765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 117765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 118765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 119765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 120765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 121765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 122765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 123765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 124765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 125765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 126765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 127765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 128765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 129765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 130765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 131765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 132765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 133765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 134765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 135765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 136765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 137765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 138765547dcSHaiying Wang 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 141765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 142765547dcSHaiying Wang 143765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 144765547dcSHaiying Wang 145765547dcSHaiying Wang /* 146765547dcSHaiying Wang * Local Bus Definitions 147765547dcSHaiying Wang */ 148765547dcSHaiying Wang 149765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 150765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 151765547dcSHaiying Wang 152765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 153765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 154765547dcSHaiying Wang 155765547dcSHaiying Wang /*Chip select 0 - Flash*/ 156765547dcSHaiying Wang #define CONFIG_SYS_BR0_PRELIM 0xfe000801 157765547dcSHaiying Wang #define CONFIG_SYS_OR0_PRELIM 0xfe000ff7 158765547dcSHaiying Wang 159399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 160765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 161765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 162765547dcSHaiying Wang 163399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 164399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 165399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 166399b53cbSHaiying Wang 167399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 168399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 169399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 170399b53cbSHaiying Wang 171765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 172765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 173765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 174765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 175765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 176765547dcSHaiying Wang 177765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 178765547dcSHaiying Wang 179765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 180765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 181765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 182765547dcSHaiying Wang 183765547dcSHaiying Wang 184765547dcSHaiying Wang /* 185765547dcSHaiying Wang * SDRAM on the LocalBus 186765547dcSHaiying Wang */ 187765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 188765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 189765547dcSHaiying Wang 190765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 191765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 192765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 193765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 194765547dcSHaiying Wang 195765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 196765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 197765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 198765547dcSHaiying Wang 199765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 200765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 201765547dcSHaiying Wang (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 202765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 203765547dcSHaiying Wang 204765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 205fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 206765547dcSHaiying Wang 207765547dcSHaiying Wang /* Serial Port */ 208765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 209765547dcSHaiying Wang #undef CONFIG_SERIAL_SOFTWARE_FIFO 210765547dcSHaiying Wang #define CONFIG_SYS_NS16550 211765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 212765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 213765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 214765547dcSHaiying Wang 215765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 216765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 217765547dcSHaiying Wang 218765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 219765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 220765547dcSHaiying Wang 221765547dcSHaiying Wang /* Use the HUSH parser*/ 222765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 223765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 224765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 225765547dcSHaiying Wang #endif 226765547dcSHaiying Wang 227765547dcSHaiying Wang /* pass open firmware flat tree */ 228765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 229765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 230765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 231765547dcSHaiying Wang 232765547dcSHaiying Wang #define CONFIG_SYS_64BIT_VSPRINTF 1 233765547dcSHaiying Wang #define CONFIG_SYS_64BIT_STRTOUL 1 234765547dcSHaiying Wang 235765547dcSHaiying Wang /* 236765547dcSHaiying Wang * I2C 237765547dcSHaiying Wang */ 238765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 239765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 240765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 241765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 242765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 243765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 244765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 245765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 246765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 247765547dcSHaiying Wang 248765547dcSHaiying Wang /* 249765547dcSHaiying Wang * I2C2 EEPROM 250765547dcSHaiying Wang */ 251765547dcSHaiying Wang #define CONFIG_ID_EEPROM 252765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 253765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 254765547dcSHaiying Wang #endif 255765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 256765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 257765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 258765547dcSHaiying Wang 259765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 260765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 261765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 262765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 263765547dcSHaiying Wang 264765547dcSHaiying Wang /* 265765547dcSHaiying Wang * General PCI 266765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 267765547dcSHaiying Wang */ 268765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 269765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 270765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 271765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 272765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 273765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 274765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 275765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 276765547dcSHaiying Wang 277765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 278765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 279765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 280765547dcSHaiying Wang 281765547dcSHaiying Wang #ifdef CONFIG_QE 282765547dcSHaiying Wang /* 283765547dcSHaiying Wang * QE UEC ethernet configuration 284765547dcSHaiying Wang */ 285f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 286f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 287765547dcSHaiying Wang 288765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 289765547dcSHaiying Wang #define CONFIG_UEC_ETH 290765547dcSHaiying Wang #define CONFIG_ETHPRIME "FSL UEC0" 291765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 292765547dcSHaiying Wang 293765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 294765547dcSHaiying Wang #define CONFIG_HAS_ETH0 295765547dcSHaiying Wang 296765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 297765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 298765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 299f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 300765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 301765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 302765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 303765547dcSHaiying Wang #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_ID 304f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 305f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 306f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 307f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 308f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_100_RMII 309f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 310f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 311765547dcSHaiying Wang 312765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 313765547dcSHaiying Wang #define CONFIG_HAS_ETH1 314765547dcSHaiying Wang 315765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 316765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 317765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 318f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 319765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 320765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 321765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 322765547dcSHaiying Wang #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_ID 323f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 324f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 325f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 326f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 327f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_100_RMII 328f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 329f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 330765547dcSHaiying Wang 331750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 332750098d3SHaiying Wang #define CONFIG_HAS_ETH2 333750098d3SHaiying Wang 334750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 335750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 336750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 337f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 338750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 339750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 340750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 341750098d3SHaiying Wang #define CONFIG_SYS_UEC3_INTERFACE_MODE ENET_1000_RGMII_ID 342f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 343f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 344f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 345f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 346f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_INTERFACE_MODE ENET_100_RMII 347f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 348f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 349750098d3SHaiying Wang 350750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 351750098d3SHaiying Wang #define CONFIG_HAS_ETH3 352750098d3SHaiying Wang 353750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 354750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 355750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 356f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 357750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 358750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 359750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 360750098d3SHaiying Wang #define CONFIG_SYS_UEC4_INTERFACE_MODE ENET_1000_RGMII_ID 361f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 362f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 363f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 364f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 365f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_INTERFACE_MODE ENET_100_RMII 366f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 367f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 3683bd8e532SHaiying Wang 3693bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 3703bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 3713bd8e532SHaiying Wang 3723bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 3733bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 3743bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 3753bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 3763bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 3773bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 3783bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_INTERFACE_MODE ENET_1000_SGMII 3793bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 3803bd8e532SHaiying Wang 3813bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 3823bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 3833bd8e532SHaiying Wang 3843bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 3853bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 3863bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 3873bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 3883bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 3893bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 3903bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_INTERFACE_MODE ENET_1000_SGMII 3913bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 3923bd8e532SHaiying Wang 393765547dcSHaiying Wang #endif /* CONFIG_QE */ 394765547dcSHaiying Wang 395765547dcSHaiying Wang #if defined(CONFIG_PCI) 396765547dcSHaiying Wang 397765547dcSHaiying Wang #define CONFIG_NET_MULTI 398765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 399765547dcSHaiying Wang 400765547dcSHaiying Wang #undef CONFIG_EEPRO100 401765547dcSHaiying Wang #undef CONFIG_TULIP 402765547dcSHaiying Wang 403765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 404765547dcSHaiying Wang 405765547dcSHaiying Wang #endif /* CONFIG_PCI */ 406765547dcSHaiying Wang 407765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI 408765547dcSHaiying Wang #define CONFIG_NET_MULTI 1 409765547dcSHaiying Wang #endif 410765547dcSHaiying Wang 411765547dcSHaiying Wang /* 412765547dcSHaiying Wang * Environment 413765547dcSHaiying Wang */ 414765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 415fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 416765547dcSHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 256K(one sector) for env */ 417fb279490SHaiying Wang #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 418765547dcSHaiying Wang 419765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 420765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 421765547dcSHaiying Wang 422765547dcSHaiying Wang /* QE microcode/firmware address */ 423765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 424765547dcSHaiying Wang 425765547dcSHaiying Wang /* 426765547dcSHaiying Wang * BOOTP options 427765547dcSHaiying Wang */ 428765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 429765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 430765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 431765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 432765547dcSHaiying Wang 433765547dcSHaiying Wang 434765547dcSHaiying Wang /* 435765547dcSHaiying Wang * Command line configuration. 436765547dcSHaiying Wang */ 437765547dcSHaiying Wang #include <config_cmd_default.h> 438765547dcSHaiying Wang 439765547dcSHaiying Wang #define CONFIG_CMD_PING 440765547dcSHaiying Wang #define CONFIG_CMD_I2C 441765547dcSHaiying Wang #define CONFIG_CMD_MII 442765547dcSHaiying Wang #define CONFIG_CMD_ELF 443765547dcSHaiying Wang #define CONFIG_CMD_IRQ 444765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 445765547dcSHaiying Wang 446765547dcSHaiying Wang #if defined(CONFIG_PCI) 447765547dcSHaiying Wang #define CONFIG_CMD_PCI 448765547dcSHaiying Wang #endif 449765547dcSHaiying Wang 450765547dcSHaiying Wang 451765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 452765547dcSHaiying Wang 453765547dcSHaiying Wang /* 454765547dcSHaiying Wang * Miscellaneous configurable options 455765547dcSHaiying Wang */ 456765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 457765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 458765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 459765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 460765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 461765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 462765547dcSHaiying Wang #else 463765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 464765547dcSHaiying Wang #endif 465765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 466765547dcSHaiying Wang /* Print Buffer Size */ 467765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 468765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 469765547dcSHaiying Wang /* Boot Argument Buffer Size */ 470765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 471765547dcSHaiying Wang 472765547dcSHaiying Wang /* 473765547dcSHaiying Wang * For booting Linux, the board info and command line data 47489188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 475765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 476765547dcSHaiying Wang */ 47789188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) 478765547dcSHaiying Wang /* Initial Memory map for Linux*/ 479765547dcSHaiying Wang 480765547dcSHaiying Wang /* 481765547dcSHaiying Wang * Internal Definitions 482765547dcSHaiying Wang * 483765547dcSHaiying Wang * Boot Flags 484765547dcSHaiying Wang */ 485765547dcSHaiying Wang #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 486765547dcSHaiying Wang #define BOOTFLAG_WARM 0x02 /* Software reboot */ 487765547dcSHaiying Wang 488765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 489765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 490765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 491765547dcSHaiying Wang #endif 492765547dcSHaiying Wang 493765547dcSHaiying Wang /* 494765547dcSHaiying Wang * Environment Configuration 495765547dcSHaiying Wang */ 496765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 497765547dcSHaiying Wang #define CONFIG_ROOTPATH /nfsroot 498765547dcSHaiying Wang #define CONFIG_BOOTFILE your.uImage 499765547dcSHaiying Wang 500765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 501765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 502765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 503765547dcSHaiying Wang 504765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 505765547dcSHaiying Wang 506765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 507765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 508765547dcSHaiying Wang 509765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 510765547dcSHaiying Wang 511765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 512765547dcSHaiying Wang "netdev=eth0\0" \ 513765547dcSHaiying Wang "consoledev=ttyS0\0" \ 514765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 515765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 516765547dcSHaiying Wang "fdtaddr=400000\0" \ 517765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 518765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 519765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 520765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 521765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 522765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 523765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 524765547dcSHaiying Wang 525765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 526765547dcSHaiying Wang "run nfsargs;" \ 527765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 528765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 529765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 530765547dcSHaiying Wang 531765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 532765547dcSHaiying Wang "run ramargs;" \ 533765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 534765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 535765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 536765547dcSHaiying Wang 537765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 538765547dcSHaiying Wang 539765547dcSHaiying Wang #endif /* __CONFIG_H */ 540