1765547dcSHaiying Wang /* 23aed5507SHaiying Wang * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5765547dcSHaiying Wang * project. 6765547dcSHaiying Wang * 7765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10765547dcSHaiying Wang * the License, or (at your option) any later version. 11765547dcSHaiying Wang * 12765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15765547dcSHaiying Wang * GNU General Public License for more details. 16765547dcSHaiying Wang * 17765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20765547dcSHaiying Wang * MA 02111-1307 USA 21765547dcSHaiying Wang */ 22765547dcSHaiying Wang 23765547dcSHaiying Wang /* 24765547dcSHaiying Wang * mpc8569mds board configuration file 25765547dcSHaiying Wang */ 26765547dcSHaiying Wang #ifndef __CONFIG_H 27765547dcSHaiying Wang #define __CONFIG_H 28765547dcSHaiying Wang 29765547dcSHaiying Wang /* High Level Configuration Options */ 30765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35765547dcSHaiying Wang 36765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37765547dcSHaiying Wang 38765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 39765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 40765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 41765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 42765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 43765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 44765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 45765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46765547dcSHaiying Wang 47765547dcSHaiying Wang #ifndef __ASSEMBLY__ 48765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 49765547dcSHaiying Wang #endif 50765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 5167351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 5267351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 53765547dcSHaiying Wang 54d24f2d32SWolfgang Denk #ifdef CONFIG_ATM 55c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 56c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 57c95d541eSLiu Yu #endif 58c95d541eSLiu Yu 59765547dcSHaiying Wang /* 60765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 61765547dcSHaiying Wang */ 62765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 63765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 64765547dcSHaiying Wang 65d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 66674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT 1 67674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND 1 682ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f82000 692ae18241SWolfgang Denk #endif 702ae18241SWolfgang Denk 712ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 722ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 73674ef7bdSLiu Yu #endif 74674ef7bdSLiu Yu 75765547dcSHaiying Wang /* 76765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 77765547dcSHaiying Wang */ 78765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 79765547dcSHaiying Wang 80765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 813aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R 1 827f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 83765547dcSHaiying Wang 84765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 85765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 86765547dcSHaiying Wang 87765547dcSHaiying Wang /* 88674ef7bdSLiu Yu * Config the L2 Cache as L2 SRAM 89674ef7bdSLiu Yu */ 90674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 91674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 92674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE (512 << 10) 93674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 94674ef7bdSLiu Yu 95674ef7bdSLiu Yu /* 96765547dcSHaiying Wang * Base addresses -- Note these are effective addresses where the 97765547dcSHaiying Wang * actual resources get mapped (not physical addresses) 98765547dcSHaiying Wang */ 99765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 100765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 101765547dcSHaiying Wang /* physical addr of CCSRBAR */ 102765547dcSHaiying Wang #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 103765547dcSHaiying Wang /* PQII uses CONFIG_SYS_IMMR */ 104765547dcSHaiying Wang 105674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 106674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 107674ef7bdSLiu Yu #else 108674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 109674ef7bdSLiu Yu #endif 110674ef7bdSLiu Yu 111765547dcSHaiying Wang /* DDR Setup */ 112765547dcSHaiying Wang #define CONFIG_FSL_DDR3 113765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 114765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 115765547dcSHaiying Wang #define CONFIG_DDR_SPD 116765547dcSHaiying Wang #define CONFIG_DDR_DLL /* possible DLL fix needed */ 117765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 118765547dcSHaiying Wang 119765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 120765547dcSHaiying Wang 121765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 122765547dcSHaiying Wang /* DDR is system memory*/ 123765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 124765547dcSHaiying Wang 125765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 126765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 127765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 128765547dcSHaiying Wang 129765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 130765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 131765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 132765547dcSHaiying Wang 133765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 134765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 135765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 136765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 137765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 138765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 141765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 142765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 143765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 144765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 145765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 146765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 147765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 148765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 149765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 150765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 151765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 152765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 153765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 154765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 155765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 156765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 157765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 158765547dcSHaiying Wang 159765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 160765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 161765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 162765547dcSHaiying Wang 163765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 164765547dcSHaiying Wang 165765547dcSHaiying Wang /* 166765547dcSHaiying Wang * Local Bus Definitions 167765547dcSHaiying Wang */ 168765547dcSHaiying Wang 169765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 170765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 171765547dcSHaiying Wang 172765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 173765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 174765547dcSHaiying Wang 175765547dcSHaiying Wang /*Chip select 0 - Flash*/ 176674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM 0xfe000801 177674ef7bdSLiu Yu #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7 178765547dcSHaiying Wang 179399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 180765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 181765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 182765547dcSHaiying Wang 183399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 184399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 185399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 186399b53cbSHaiying Wang 187399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 188399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 189399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 190399b53cbSHaiying Wang 191765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 192765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 193765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 194765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 195765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 196765547dcSHaiying Wang 19714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 198765547dcSHaiying Wang 199674ef7bdSLiu Yu #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) 200674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT 201674ef7bdSLiu Yu #else 202674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT 203674ef7bdSLiu Yu #endif 204674ef7bdSLiu Yu 205765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 206765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 207765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 208765547dcSHaiying Wang 209a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 210674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL 211a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 212674ef7bdSLiu Yu #else 213674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE 0xFFF00000 214674ef7bdSLiu Yu #endif 215674ef7bdSLiu Yu 216674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */ 217674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 218674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 219674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 220674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \ 221674ef7bdSLiu Yu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 222674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 223674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 224674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 225674ef7bdSLiu Yu 226a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 227a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 228a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 229a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 230a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 231a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 232a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 233a29155e1SAnton Vorontsov #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 234a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 235a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 236a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 237a29155e1SAnton Vorontsov | BR_V) /* valid */ 238a29155e1SAnton Vorontsov #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 239a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 240a29155e1SAnton Vorontsov | OR_FCM_CST \ 241a29155e1SAnton Vorontsov | OR_FCM_CHT \ 242a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 243a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 244a29155e1SAnton Vorontsov | OR_FCM_EHTR) 245674ef7bdSLiu Yu 246674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND 247674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 248674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 249674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 250674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 251674ef7bdSLiu Yu #else 252674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 253674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 254a29155e1SAnton Vorontsov #define CONFIG_SYS_BR3_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 255a29155e1SAnton Vorontsov #define CONFIG_SYS_OR3_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 256674ef7bdSLiu Yu #endif 257765547dcSHaiying Wang 258765547dcSHaiying Wang /* 259765547dcSHaiying Wang * SDRAM on the LocalBus 260765547dcSHaiying Wang */ 261765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 262765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 263765547dcSHaiying Wang 264765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 265765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 266765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 267765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 268765547dcSHaiying Wang 269765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 270765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 271553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 272765547dcSHaiying Wang 273765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 274*25ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 275765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 276765547dcSHaiying Wang 277765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 278fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 279765547dcSHaiying Wang 280765547dcSHaiying Wang /* Serial Port */ 281765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 2827f52ed5eSAnton Vorontsov #define CONFIG_SERIAL_MULTI 1 283765547dcSHaiying Wang #define CONFIG_SYS_NS16550 284765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 285765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 286765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 28793341909SKumar Gala #ifdef CONFIG_NAND_SPL 28893341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 28993341909SKumar Gala #endif 290765547dcSHaiying Wang 291765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 292765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 293765547dcSHaiying Wang 294765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 295765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 296765547dcSHaiying Wang 297765547dcSHaiying Wang /* Use the HUSH parser*/ 298765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 299765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 300765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 301765547dcSHaiying Wang #endif 302765547dcSHaiying Wang 303765547dcSHaiying Wang /* pass open firmware flat tree */ 304765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 305765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 306765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 307765547dcSHaiying Wang 308765547dcSHaiying Wang /* 309765547dcSHaiying Wang * I2C 310765547dcSHaiying Wang */ 311765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 312765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 313765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 314765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 315765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 316765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 317765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 318765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 319765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 320765547dcSHaiying Wang 321765547dcSHaiying Wang /* 322765547dcSHaiying Wang * I2C2 EEPROM 323765547dcSHaiying Wang */ 324765547dcSHaiying Wang #define CONFIG_ID_EEPROM 325765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 326765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 327765547dcSHaiying Wang #endif 328765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 329765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 330765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 331765547dcSHaiying Wang 332765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 333765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 3347f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 335765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 336765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 3377f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 338c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 339c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 340c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 341c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 342765547dcSHaiying Wang 343765547dcSHaiying Wang /* 344765547dcSHaiying Wang * General PCI 345765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 346765547dcSHaiying Wang */ 347765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 348765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 349765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 350765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 351765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 352765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 353765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 354765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 355765547dcSHaiying Wang 356765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 357765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 358765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 359765547dcSHaiying Wang 360765547dcSHaiying Wang #ifdef CONFIG_QE 361765547dcSHaiying Wang /* 362765547dcSHaiying Wang * QE UEC ethernet configuration 363765547dcSHaiying Wang */ 364f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 365f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 366765547dcSHaiying Wang 367765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 368765547dcSHaiying Wang #define CONFIG_UEC_ETH 36978b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 370765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 371765547dcSHaiying Wang 372765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 373765547dcSHaiying Wang #define CONFIG_HAS_ETH0 374765547dcSHaiying Wang 375765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 376765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 377765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 378f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 379765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 380765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 381765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 382582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID 383582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 384f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 385f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 386f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 387f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 388582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII 389582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 390f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 391f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 392765547dcSHaiying Wang 393765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 394765547dcSHaiying Wang #define CONFIG_HAS_ETH1 395765547dcSHaiying Wang 396765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 397765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 398765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 399f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 400765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 401765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 402765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 403582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID 404582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 405f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 406f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 407f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 408f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 409582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII 410582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 411f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 412f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 413765547dcSHaiying Wang 414750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 415750098d3SHaiying Wang #define CONFIG_HAS_ETH2 416750098d3SHaiying Wang 417750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 418750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 419750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 420f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 421750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 422750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 423750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 424582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID 425582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000 426f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 427f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 428f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 429f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 430582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII 431582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100 432f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 433f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 434750098d3SHaiying Wang 435750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 436750098d3SHaiying Wang #define CONFIG_HAS_ETH3 437750098d3SHaiying Wang 438750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 439750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 440750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 441f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 442750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 443750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 444750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 445582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID 446582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000 447f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 448f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 449f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 450f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 451582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII 452582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100 453f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 454f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 4553bd8e532SHaiying Wang 4563bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 4573bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 4583bd8e532SHaiying Wang 4593bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 4603bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4613bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4623bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4633bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4643bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 465582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII 466582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000 4673bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4683bd8e532SHaiying Wang 4693bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4703bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4713bd8e532SHaiying Wang 4723bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4733bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4743bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4753bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4763bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4773bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 478582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII 479582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000 4803bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4813bd8e532SHaiying Wang 482765547dcSHaiying Wang #endif /* CONFIG_QE */ 483765547dcSHaiying Wang 484765547dcSHaiying Wang #if defined(CONFIG_PCI) 485765547dcSHaiying Wang 486765547dcSHaiying Wang #define CONFIG_NET_MULTI 487765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 488765547dcSHaiying Wang 489765547dcSHaiying Wang #undef CONFIG_EEPRO100 490765547dcSHaiying Wang #undef CONFIG_TULIP 491765547dcSHaiying Wang 492765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 493765547dcSHaiying Wang 494765547dcSHaiying Wang #endif /* CONFIG_PCI */ 495765547dcSHaiying Wang 496765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI 497765547dcSHaiying Wang #define CONFIG_NET_MULTI 1 498765547dcSHaiying Wang #endif 499765547dcSHaiying Wang 500765547dcSHaiying Wang /* 501765547dcSHaiying Wang * Environment 502765547dcSHaiying Wang */ 503674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) 504674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) 505674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND 1 506674ef7bdSLiu Yu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 507674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 508674ef7bdSLiu Yu #endif 509674ef7bdSLiu Yu #else 510765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 511fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 5121b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 5131b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE 0x2000 514674ef7bdSLiu Yu #endif 515765547dcSHaiying Wang 516765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 517765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 518765547dcSHaiying Wang 519765547dcSHaiying Wang /* QE microcode/firmware address */ 520765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 521765547dcSHaiying Wang 522765547dcSHaiying Wang /* 523765547dcSHaiying Wang * BOOTP options 524765547dcSHaiying Wang */ 525765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 526765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 527765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 528765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 529765547dcSHaiying Wang 530765547dcSHaiying Wang 531765547dcSHaiying Wang /* 532765547dcSHaiying Wang * Command line configuration. 533765547dcSHaiying Wang */ 534765547dcSHaiying Wang #include <config_cmd_default.h> 535765547dcSHaiying Wang 536765547dcSHaiying Wang #define CONFIG_CMD_PING 537765547dcSHaiying Wang #define CONFIG_CMD_I2C 538765547dcSHaiying Wang #define CONFIG_CMD_MII 539765547dcSHaiying Wang #define CONFIG_CMD_ELF 540765547dcSHaiying Wang #define CONFIG_CMD_IRQ 541765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 542199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 543765547dcSHaiying Wang 544765547dcSHaiying Wang #if defined(CONFIG_PCI) 545765547dcSHaiying Wang #define CONFIG_CMD_PCI 546765547dcSHaiying Wang #endif 547765547dcSHaiying Wang 548765547dcSHaiying Wang 549765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 550765547dcSHaiying Wang 5517f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 5527f52ed5eSAnton Vorontsov 5537f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 5547f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 5557f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5567f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 5577f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 5587f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 5597f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 5607f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 5617f52ed5eSAnton Vorontsov #endif 5627f52ed5eSAnton Vorontsov 563765547dcSHaiying Wang /* 564765547dcSHaiying Wang * Miscellaneous configurable options 565765547dcSHaiying Wang */ 566765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 567765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5685be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 569765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 570765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 571765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 572765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 573765547dcSHaiying Wang #else 574765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 575765547dcSHaiying Wang #endif 576765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 577765547dcSHaiying Wang /* Print Buffer Size */ 578765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 579765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 580765547dcSHaiying Wang /* Boot Argument Buffer Size */ 581765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 582765547dcSHaiying Wang 583765547dcSHaiying Wang /* 584765547dcSHaiying Wang * For booting Linux, the board info and command line data 58589188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 586765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 587765547dcSHaiying Wang */ 58889188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) 589765547dcSHaiying Wang /* Initial Memory map for Linux*/ 590765547dcSHaiying Wang 591765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 592765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 593765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 594765547dcSHaiying Wang #endif 595765547dcSHaiying Wang 596765547dcSHaiying Wang /* 597765547dcSHaiying Wang * Environment Configuration 598765547dcSHaiying Wang */ 599765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 600765547dcSHaiying Wang #define CONFIG_ROOTPATH /nfsroot 601765547dcSHaiying Wang #define CONFIG_BOOTFILE your.uImage 602765547dcSHaiying Wang 603765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 604765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 605765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 606765547dcSHaiying Wang 607765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 608765547dcSHaiying Wang 609765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 610765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 611765547dcSHaiying Wang 612765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 613765547dcSHaiying Wang 614765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 615765547dcSHaiying Wang "netdev=eth0\0" \ 616765547dcSHaiying Wang "consoledev=ttyS0\0" \ 617765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 618765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 619765547dcSHaiying Wang "fdtaddr=400000\0" \ 620765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 621765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 622765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 623765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 624765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 625765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 626765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 627765547dcSHaiying Wang 628765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 629765547dcSHaiying Wang "run nfsargs;" \ 630765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 631765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 632765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 633765547dcSHaiying Wang 634765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 635765547dcSHaiying Wang "run ramargs;" \ 636765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 637765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 638765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 639765547dcSHaiying Wang 640765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 641765547dcSHaiying Wang 642765547dcSHaiying Wang #endif /* __CONFIG_H */ 643