1765547dcSHaiying Wang /* 24c2e3da8SKumar Gala * Copyright (C) 2009 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5765547dcSHaiying Wang * project. 6765547dcSHaiying Wang * 7765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10765547dcSHaiying Wang * the License, or (at your option) any later version. 11765547dcSHaiying Wang * 12765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15765547dcSHaiying Wang * GNU General Public License for more details. 16765547dcSHaiying Wang * 17765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20765547dcSHaiying Wang * MA 02111-1307 USA 21765547dcSHaiying Wang */ 22765547dcSHaiying Wang 23765547dcSHaiying Wang /* 24765547dcSHaiying Wang * mpc8569mds board configuration file 25765547dcSHaiying Wang */ 26765547dcSHaiying Wang #ifndef __CONFIG_H 27765547dcSHaiying Wang #define __CONFIG_H 28765547dcSHaiying Wang 29765547dcSHaiying Wang /* High Level Configuration Options */ 30765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35765547dcSHaiying Wang 36765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37765547dcSHaiying Wang 38765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 39765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 40765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 41765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 42765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 43765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 44765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 45765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46765547dcSHaiying Wang 47765547dcSHaiying Wang #ifndef __ASSEMBLY__ 48765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 49765547dcSHaiying Wang #endif 50765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 5167351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 5267351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 53765547dcSHaiying Wang 54c95d541eSLiu Yu #ifdef CONFIG_MK_ATM 55c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 56c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 57c95d541eSLiu Yu #endif 58c95d541eSLiu Yu 59765547dcSHaiying Wang /* 60765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 61765547dcSHaiying Wang */ 62765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 63765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 64765547dcSHaiying Wang 65674ef7bdSLiu Yu #ifdef CONFIG_MK_NAND 66674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT 1 67674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND 1 68674ef7bdSLiu Yu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000 69674ef7bdSLiu Yu #endif 70674ef7bdSLiu Yu 71765547dcSHaiying Wang /* 72765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 73765547dcSHaiying Wang */ 74765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 75765547dcSHaiying Wang 76765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 777f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 78765547dcSHaiying Wang 79765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 80765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 81765547dcSHaiying Wang 82765547dcSHaiying Wang /* 83674ef7bdSLiu Yu * Config the L2 Cache as L2 SRAM 84674ef7bdSLiu Yu */ 85674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 86674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 87674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE (512 << 10) 88674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 89674ef7bdSLiu Yu 90674ef7bdSLiu Yu /* 91765547dcSHaiying Wang * Base addresses -- Note these are effective addresses where the 92765547dcSHaiying Wang * actual resources get mapped (not physical addresses) 93765547dcSHaiying Wang */ 94765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 95765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 96765547dcSHaiying Wang /* physical addr of CCSRBAR */ 97765547dcSHaiying Wang #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 98765547dcSHaiying Wang /* PQII uses CONFIG_SYS_IMMR */ 99765547dcSHaiying Wang 100674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 101674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 102674ef7bdSLiu Yu #else 103674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 104674ef7bdSLiu Yu #endif 105674ef7bdSLiu Yu 106765547dcSHaiying Wang /* DDR Setup */ 107765547dcSHaiying Wang #define CONFIG_FSL_DDR3 108765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 109765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 110765547dcSHaiying Wang #define CONFIG_DDR_SPD 111765547dcSHaiying Wang #define CONFIG_DDR_DLL /* possible DLL fix needed */ 112765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 113765547dcSHaiying Wang 114765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 115765547dcSHaiying Wang 116765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 117765547dcSHaiying Wang /* DDR is system memory*/ 118765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 119765547dcSHaiying Wang 120765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 121765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 122765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 123765547dcSHaiying Wang 124765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 125765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 126765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 127765547dcSHaiying Wang 128765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 129765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 130765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 131765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 132765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 133765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 134765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 135765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 136765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 137765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 138765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 141765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 142765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 143765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 144765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 145765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 146765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 147765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 148765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 149765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 150765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 151765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 152765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 153765547dcSHaiying Wang 154765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 155765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 156765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 157765547dcSHaiying Wang 158765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 159765547dcSHaiying Wang 160765547dcSHaiying Wang /* 161765547dcSHaiying Wang * Local Bus Definitions 162765547dcSHaiying Wang */ 163765547dcSHaiying Wang 164765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 165765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 166765547dcSHaiying Wang 167765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 168765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 169765547dcSHaiying Wang 170765547dcSHaiying Wang /*Chip select 0 - Flash*/ 171674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM 0xfe000801 172674ef7bdSLiu Yu #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7 173765547dcSHaiying Wang 174399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 175765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 176765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 177765547dcSHaiying Wang 178399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 179399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 180399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 181399b53cbSHaiying Wang 182399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 183399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 184399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 185399b53cbSHaiying Wang 186765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 187765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 188765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 189765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 190765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 191765547dcSHaiying Wang 192765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 193765547dcSHaiying Wang 194674ef7bdSLiu Yu #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) 195674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT 196674ef7bdSLiu Yu #else 197674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT 198674ef7bdSLiu Yu #endif 199674ef7bdSLiu Yu 200765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 201765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 202765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 203765547dcSHaiying Wang 204a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 205674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL 206a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 207674ef7bdSLiu Yu #else 208674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE 0xFFF00000 209674ef7bdSLiu Yu #endif 210674ef7bdSLiu Yu 211674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */ 212674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 213674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 214674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 215674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \ 216674ef7bdSLiu Yu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 217674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 218674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 219674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 220674ef7bdSLiu Yu 221a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 222a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 223a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 224a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 225a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 226a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 227a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 228a29155e1SAnton Vorontsov #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 229a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 230a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 231a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 232a29155e1SAnton Vorontsov | BR_V) /* valid */ 233a29155e1SAnton Vorontsov #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 234a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 235a29155e1SAnton Vorontsov | OR_FCM_CST \ 236a29155e1SAnton Vorontsov | OR_FCM_CHT \ 237a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 238a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 239a29155e1SAnton Vorontsov | OR_FCM_EHTR) 240674ef7bdSLiu Yu 241674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND 242674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 243674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 244674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 245674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 246674ef7bdSLiu Yu #else 247674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 248674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 249a29155e1SAnton Vorontsov #define CONFIG_SYS_BR3_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 250a29155e1SAnton Vorontsov #define CONFIG_SYS_OR3_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 251674ef7bdSLiu Yu #endif 252765547dcSHaiying Wang 253765547dcSHaiying Wang /* 254765547dcSHaiying Wang * SDRAM on the LocalBus 255765547dcSHaiying Wang */ 256765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 257765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 258765547dcSHaiying Wang 259765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 260765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 261765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 262765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 263765547dcSHaiying Wang 264765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 265765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 266765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 267765547dcSHaiying Wang 268765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 269765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 270765547dcSHaiying Wang (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 271765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 272765547dcSHaiying Wang 273765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 274fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 275765547dcSHaiying Wang 276765547dcSHaiying Wang /* Serial Port */ 277765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 2787f52ed5eSAnton Vorontsov #define CONFIG_SERIAL_MULTI 1 279765547dcSHaiying Wang #define CONFIG_SYS_NS16550 280765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 281765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 282765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 28393341909SKumar Gala #ifdef CONFIG_NAND_SPL 28493341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 28593341909SKumar Gala #endif 286765547dcSHaiying Wang 287765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 288765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 289765547dcSHaiying Wang 290765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 291765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 292765547dcSHaiying Wang 293765547dcSHaiying Wang /* Use the HUSH parser*/ 294765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 295765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 296765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 297765547dcSHaiying Wang #endif 298765547dcSHaiying Wang 299765547dcSHaiying Wang /* pass open firmware flat tree */ 300765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 301765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 302765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 303765547dcSHaiying Wang 304765547dcSHaiying Wang /* 305765547dcSHaiying Wang * I2C 306765547dcSHaiying Wang */ 307765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 308765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 309765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 310765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 311765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 312765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 313765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 314765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 315765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 316765547dcSHaiying Wang 317765547dcSHaiying Wang /* 318765547dcSHaiying Wang * I2C2 EEPROM 319765547dcSHaiying Wang */ 320765547dcSHaiying Wang #define CONFIG_ID_EEPROM 321765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 322765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 323765547dcSHaiying Wang #endif 324765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 325765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 326765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 327765547dcSHaiying Wang 328765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 329765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 3307f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 331765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 332765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 3337f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 334c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 335c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 336c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 337c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 338765547dcSHaiying Wang 339765547dcSHaiying Wang /* 340765547dcSHaiying Wang * General PCI 341765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 342765547dcSHaiying Wang */ 343765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 344765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 345765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 346765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 347765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 348765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 349765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 350765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 351765547dcSHaiying Wang 352765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 353765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 354765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 355765547dcSHaiying Wang 356765547dcSHaiying Wang #ifdef CONFIG_QE 357765547dcSHaiying Wang /* 358765547dcSHaiying Wang * QE UEC ethernet configuration 359765547dcSHaiying Wang */ 360f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 361f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 362765547dcSHaiying Wang 363765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 364765547dcSHaiying Wang #define CONFIG_UEC_ETH 36578b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 366765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 367765547dcSHaiying Wang 368765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 369765547dcSHaiying Wang #define CONFIG_HAS_ETH0 370765547dcSHaiying Wang 371765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 372765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 373765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 374f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 375765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 376765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 377765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 378582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID 379582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 380f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 381f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 382f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 383f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 384582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII 385582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 386f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 387f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 388765547dcSHaiying Wang 389765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 390765547dcSHaiying Wang #define CONFIG_HAS_ETH1 391765547dcSHaiying Wang 392765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 393765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 394765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 395f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 396765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 397765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 398765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 399582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID 400582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 401f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 402f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 403f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 404f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 405582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII 406582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 407f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 408f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 409765547dcSHaiying Wang 410750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 411750098d3SHaiying Wang #define CONFIG_HAS_ETH2 412750098d3SHaiying Wang 413750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 414750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 415750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 416f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 417750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 418750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 419750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 420582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID 421582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000 422f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 423f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 424f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 425f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 426582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII 427582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100 428f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 429f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 430750098d3SHaiying Wang 431750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 432750098d3SHaiying Wang #define CONFIG_HAS_ETH3 433750098d3SHaiying Wang 434750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 435750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 436750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 437f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 438750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 439750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 440750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 441582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID 442582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000 443f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 444f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 445f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 446f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 447582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII 448582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100 449f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 450f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 4513bd8e532SHaiying Wang 4523bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 4533bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 4543bd8e532SHaiying Wang 4553bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 4563bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4573bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4583bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4593bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4603bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 461582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII 462582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000 4633bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4643bd8e532SHaiying Wang 4653bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4663bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4673bd8e532SHaiying Wang 4683bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4693bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4703bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4713bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4723bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4733bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 474582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII 475582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000 4763bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4773bd8e532SHaiying Wang 478765547dcSHaiying Wang #endif /* CONFIG_QE */ 479765547dcSHaiying Wang 480765547dcSHaiying Wang #if defined(CONFIG_PCI) 481765547dcSHaiying Wang 482765547dcSHaiying Wang #define CONFIG_NET_MULTI 483765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 484765547dcSHaiying Wang 485765547dcSHaiying Wang #undef CONFIG_EEPRO100 486765547dcSHaiying Wang #undef CONFIG_TULIP 487765547dcSHaiying Wang 488765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 489765547dcSHaiying Wang 490765547dcSHaiying Wang #endif /* CONFIG_PCI */ 491765547dcSHaiying Wang 492765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI 493765547dcSHaiying Wang #define CONFIG_NET_MULTI 1 494765547dcSHaiying Wang #endif 495765547dcSHaiying Wang 496765547dcSHaiying Wang /* 497765547dcSHaiying Wang * Environment 498765547dcSHaiying Wang */ 499674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) 500674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) 501674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND 1 502674ef7bdSLiu Yu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 503674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 504674ef7bdSLiu Yu #endif 505674ef7bdSLiu Yu #else 506765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 507fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 508*1b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 509*1b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE 0x2000 510674ef7bdSLiu Yu #endif 511765547dcSHaiying Wang 512765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 513765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 514765547dcSHaiying Wang 515765547dcSHaiying Wang /* QE microcode/firmware address */ 516765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 517765547dcSHaiying Wang 518765547dcSHaiying Wang /* 519765547dcSHaiying Wang * BOOTP options 520765547dcSHaiying Wang */ 521765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 522765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 523765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 524765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 525765547dcSHaiying Wang 526765547dcSHaiying Wang 527765547dcSHaiying Wang /* 528765547dcSHaiying Wang * Command line configuration. 529765547dcSHaiying Wang */ 530765547dcSHaiying Wang #include <config_cmd_default.h> 531765547dcSHaiying Wang 532765547dcSHaiying Wang #define CONFIG_CMD_PING 533765547dcSHaiying Wang #define CONFIG_CMD_I2C 534765547dcSHaiying Wang #define CONFIG_CMD_MII 535765547dcSHaiying Wang #define CONFIG_CMD_ELF 536765547dcSHaiying Wang #define CONFIG_CMD_IRQ 537765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 538199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 539765547dcSHaiying Wang 540765547dcSHaiying Wang #if defined(CONFIG_PCI) 541765547dcSHaiying Wang #define CONFIG_CMD_PCI 542765547dcSHaiying Wang #endif 543765547dcSHaiying Wang 544765547dcSHaiying Wang 545765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 546765547dcSHaiying Wang 5477f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 5487f52ed5eSAnton Vorontsov 5497f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 5507f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 5517f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5527f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 5537f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 5547f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 5557f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 5567f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 5577f52ed5eSAnton Vorontsov #endif 5587f52ed5eSAnton Vorontsov 559765547dcSHaiying Wang /* 560765547dcSHaiying Wang * Miscellaneous configurable options 561765547dcSHaiying Wang */ 562765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 563765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5645be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 565765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 566765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 567765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 568765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 569765547dcSHaiying Wang #else 570765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 571765547dcSHaiying Wang #endif 572765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 573765547dcSHaiying Wang /* Print Buffer Size */ 574765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 575765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 576765547dcSHaiying Wang /* Boot Argument Buffer Size */ 577765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 578765547dcSHaiying Wang 579765547dcSHaiying Wang /* 580765547dcSHaiying Wang * For booting Linux, the board info and command line data 58189188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 582765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 583765547dcSHaiying Wang */ 58489188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) 585765547dcSHaiying Wang /* Initial Memory map for Linux*/ 586765547dcSHaiying Wang 587765547dcSHaiying Wang /* 588765547dcSHaiying Wang * Internal Definitions 589765547dcSHaiying Wang * 590765547dcSHaiying Wang * Boot Flags 591765547dcSHaiying Wang */ 592765547dcSHaiying Wang #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 593765547dcSHaiying Wang #define BOOTFLAG_WARM 0x02 /* Software reboot */ 594765547dcSHaiying Wang 595765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 596765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 597765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 598765547dcSHaiying Wang #endif 599765547dcSHaiying Wang 600765547dcSHaiying Wang /* 601765547dcSHaiying Wang * Environment Configuration 602765547dcSHaiying Wang */ 603765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 604765547dcSHaiying Wang #define CONFIG_ROOTPATH /nfsroot 605765547dcSHaiying Wang #define CONFIG_BOOTFILE your.uImage 606765547dcSHaiying Wang 607765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 608765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 609765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 610765547dcSHaiying Wang 611765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 612765547dcSHaiying Wang 613765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 614765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 615765547dcSHaiying Wang 616765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 617765547dcSHaiying Wang 618765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 619765547dcSHaiying Wang "netdev=eth0\0" \ 620765547dcSHaiying Wang "consoledev=ttyS0\0" \ 621765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 622765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 623765547dcSHaiying Wang "fdtaddr=400000\0" \ 624765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 625765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 626765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 627765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 628765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 629765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 630765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 631765547dcSHaiying Wang 632765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 633765547dcSHaiying Wang "run nfsargs;" \ 634765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 635765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 636765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 637765547dcSHaiying Wang 638765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 639765547dcSHaiying Wang "run ramargs;" \ 640765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 641765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 642765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 643765547dcSHaiying Wang 644765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 645765547dcSHaiying Wang 646765547dcSHaiying Wang #endif /* __CONFIG_H */ 647