1765547dcSHaiying Wang /* 2e5fe96b1SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5765547dcSHaiying Wang */ 6765547dcSHaiying Wang 7765547dcSHaiying Wang /* 8765547dcSHaiying Wang * mpc8569mds board configuration file 9765547dcSHaiying Wang */ 10765547dcSHaiying Wang #ifndef __CONFIG_H 11765547dcSHaiying Wang #define __CONFIG_H 12765547dcSHaiying Wang 13765547dcSHaiying Wang /* High Level Configuration Options */ 14765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 15765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 16765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 17765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 18765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 19765547dcSHaiying Wang 20765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 21765547dcSHaiying Wang 22e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO 23e5fe96b1SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 24e5fe96b1SKumar Gala 25765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 26765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 27765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 28842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 29765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 30765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 31765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 32765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 33765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 34765547dcSHaiying Wang 35765547dcSHaiying Wang #ifndef __ASSEMBLY__ 36765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 37765547dcSHaiying Wang #endif 38765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 3967351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 4067351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 41765547dcSHaiying Wang 42d24f2d32SWolfgang Denk #ifdef CONFIG_ATM 43c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 44c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 45c95d541eSLiu Yu #endif 46c95d541eSLiu Yu 47765547dcSHaiying Wang /* 48765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 49765547dcSHaiying Wang */ 50765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 51765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 52765547dcSHaiying Wang 53d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 54674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT 1 55674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND 1 5696196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL 5796196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 5896196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 5996196a1fSHaiying Wang #else 6000203c64SKumar Gala #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds 612ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f82000 622ae18241SWolfgang Denk #endif 6396196a1fSHaiying Wang #endif 642ae18241SWolfgang Denk 652ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 662ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 67674ef7bdSLiu Yu #endif 68674ef7bdSLiu Yu 6996196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE 7096196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 7196196a1fSHaiying Wang #endif 7296196a1fSHaiying Wang 73765547dcSHaiying Wang /* 74765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 75765547dcSHaiying Wang */ 76765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 77765547dcSHaiying Wang 78765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 793aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R 1 807f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 81765547dcSHaiying Wang 82765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 83765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 84765547dcSHaiying Wang 85765547dcSHaiying Wang /* 86674ef7bdSLiu Yu * Config the L2 Cache as L2 SRAM 87674ef7bdSLiu Yu */ 88674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 89674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 90674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE (512 << 10) 91674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 92674ef7bdSLiu Yu 93e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 94e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 95765547dcSHaiying Wang 968d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL) 97e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 98674ef7bdSLiu Yu #endif 99674ef7bdSLiu Yu 100765547dcSHaiying Wang /* DDR Setup */ 101765547dcSHaiying Wang #define CONFIG_FSL_DDR3 102765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 103765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 104765547dcSHaiying Wang #define CONFIG_DDR_SPD 105765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 106765547dcSHaiying Wang 107765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 108765547dcSHaiying Wang 109765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 110765547dcSHaiying Wang /* DDR is system memory*/ 111765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 112765547dcSHaiying Wang 113765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 114765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 115765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 116765547dcSHaiying Wang 117765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 118c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 119765547dcSHaiying Wang 120765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 121765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 122765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 123765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 124765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 125765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 126765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 127765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 128765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 129765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 130765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 131765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 132765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 133765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 134765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 135765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 136765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 137765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 138765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 141765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 142765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 143765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 144765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 145765547dcSHaiying Wang 146765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 147765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 148765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 149765547dcSHaiying Wang 150765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 151765547dcSHaiying Wang 152765547dcSHaiying Wang /* 153765547dcSHaiying Wang * Local Bus Definitions 154765547dcSHaiying Wang */ 155765547dcSHaiying Wang 156765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 157765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 158765547dcSHaiying Wang 159765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 160765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 161765547dcSHaiying Wang 162765547dcSHaiying Wang /*Chip select 0 - Flash*/ 163674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM 0xfe000801 164674ef7bdSLiu Yu #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7 165765547dcSHaiying Wang 166399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 167765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 168765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 169765547dcSHaiying Wang 170399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 171399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 172399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 173399b53cbSHaiying Wang 174399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 175399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 176399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 177399b53cbSHaiying Wang 178765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 179765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 180765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 181765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 182765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 183765547dcSHaiying Wang 184a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND) 185674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT 186a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 187674ef7bdSLiu Yu #else 188674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT 189674ef7bdSLiu Yu #endif 190674ef7bdSLiu Yu 191765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 192765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 193765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 194765547dcSHaiying Wang 195a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 196674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL 197a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 198674ef7bdSLiu Yu #else 199674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE 0xFFF00000 200674ef7bdSLiu Yu #endif 201674ef7bdSLiu Yu 202674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */ 203674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 204674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 205674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 206674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \ 207674ef7bdSLiu Yu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 208674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 209674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 210674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 211674ef7bdSLiu Yu 212a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 213a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 214a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 215a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 216a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 217a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 218a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 219a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 220a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 221a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 222a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 223a29155e1SAnton Vorontsov | BR_V) /* valid */ 224a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 225a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 226a29155e1SAnton Vorontsov | OR_FCM_CST \ 227a29155e1SAnton Vorontsov | OR_FCM_CHT \ 228a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 229a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 230a29155e1SAnton Vorontsov | OR_FCM_EHTR) 231674ef7bdSLiu Yu 232674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND 233a3055c58SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 234a3055c58SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM/* NAND Options */ 235674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 236674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 237674ef7bdSLiu Yu #else 238674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 239674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 240a3055c58SMatthew McClintock #define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 241a3055c58SMatthew McClintock #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 242674ef7bdSLiu Yu #endif 243765547dcSHaiying Wang 244765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 245765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 246765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 247765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 248765547dcSHaiying Wang 249765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 250765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 251553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 252765547dcSHaiying Wang 253765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 25425ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 255765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 256765547dcSHaiying Wang 257765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 258fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 259765547dcSHaiying Wang 260765547dcSHaiying Wang /* Serial Port */ 261765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 262765547dcSHaiying Wang #define CONFIG_SYS_NS16550 263765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 264765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 265765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 26693341909SKumar Gala #ifdef CONFIG_NAND_SPL 26793341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 26893341909SKumar Gala #endif 269765547dcSHaiying Wang 270765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 271765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 272765547dcSHaiying Wang 273765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 274765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 275765547dcSHaiying Wang 276765547dcSHaiying Wang /* Use the HUSH parser*/ 277765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 278765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 279765547dcSHaiying Wang #endif 280765547dcSHaiying Wang 281765547dcSHaiying Wang /* pass open firmware flat tree */ 282765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 283765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 284765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 285765547dcSHaiying Wang 286765547dcSHaiying Wang /* 287765547dcSHaiying Wang * I2C 288765547dcSHaiying Wang */ 289765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 290765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 291765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 292765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 293765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 294765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 295765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 296765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 297765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 298765547dcSHaiying Wang 299765547dcSHaiying Wang /* 300765547dcSHaiying Wang * I2C2 EEPROM 301765547dcSHaiying Wang */ 302765547dcSHaiying Wang #define CONFIG_ID_EEPROM 303765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 304765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 305765547dcSHaiying Wang #endif 306765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 307765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 308765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 309765547dcSHaiying Wang 310765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 311765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 3127f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 313765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 314765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 3157f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 316c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 317c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 318c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 319c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 320765547dcSHaiying Wang 321765547dcSHaiying Wang /* 322765547dcSHaiying Wang * General PCI 323765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 324765547dcSHaiying Wang */ 32594f2bc48SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot" 326765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 327765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 328765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 329765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 330765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 331765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 332765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 333765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 334765547dcSHaiying Wang 335e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000 336e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000 337e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS 338e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 339765547dcSHaiying Wang 340765547dcSHaiying Wang #ifdef CONFIG_QE 341765547dcSHaiying Wang /* 342765547dcSHaiying Wang * QE UEC ethernet configuration 343765547dcSHaiying Wang */ 344f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 345f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 346765547dcSHaiying Wang 347765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 348765547dcSHaiying Wang #define CONFIG_UEC_ETH 34978b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 350765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 351765547dcSHaiying Wang 352765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 353765547dcSHaiying Wang #define CONFIG_HAS_ETH0 354765547dcSHaiying Wang 355765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 356765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 357765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 358f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 359765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 360765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 361765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 362865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 363582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 364f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 365f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 366f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 367f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 368865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 369582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 370f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 371f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 372765547dcSHaiying Wang 373765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 374765547dcSHaiying Wang #define CONFIG_HAS_ETH1 375765547dcSHaiying Wang 376765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 377765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 378765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 379f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 380765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 381765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 382765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 383865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 384582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 385f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 386f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 387f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 388f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 389865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 390582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 391f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 392f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 393765547dcSHaiying Wang 394750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 395750098d3SHaiying Wang #define CONFIG_HAS_ETH2 396750098d3SHaiying Wang 397750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 398750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 399750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 400f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 401750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 402750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 403750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 404865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 405582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000 406f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 407f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 408f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 409f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 410865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 411582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100 412f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 413f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 414750098d3SHaiying Wang 415750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 416750098d3SHaiying Wang #define CONFIG_HAS_ETH3 417750098d3SHaiying Wang 418750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 419750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 420750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 421f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 422750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 423750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 424750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 425865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 426582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000 427f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 428f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 429f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 430f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 431865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 432582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100 433f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 434f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 4353bd8e532SHaiying Wang 4363bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 4373bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 4383bd8e532SHaiying Wang 4393bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 4403bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4413bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4423bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4433bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4443bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 445865ff856SAndy Fleming #define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII 446582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000 4473bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4483bd8e532SHaiying Wang 4493bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4503bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4513bd8e532SHaiying Wang 4523bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4533bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4543bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4553bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4563bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4573bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 458865ff856SAndy Fleming #define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII 459582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000 4603bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4613bd8e532SHaiying Wang 462765547dcSHaiying Wang #endif /* CONFIG_QE */ 463765547dcSHaiying Wang 464765547dcSHaiying Wang #if defined(CONFIG_PCI) 465765547dcSHaiying Wang 466765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 467765547dcSHaiying Wang 468765547dcSHaiying Wang #undef CONFIG_EEPRO100 469765547dcSHaiying Wang #undef CONFIG_TULIP 47016855ec1SKumar Gala #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 471765547dcSHaiying Wang 472765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 473765547dcSHaiying Wang 474765547dcSHaiying Wang #endif /* CONFIG_PCI */ 475765547dcSHaiying Wang 476765547dcSHaiying Wang /* 477765547dcSHaiying Wang * Environment 478765547dcSHaiying Wang */ 479674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) 480674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) 481674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND 1 482674ef7bdSLiu Yu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 483674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 484674ef7bdSLiu Yu #endif 485674ef7bdSLiu Yu #else 486765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 487fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 4881b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 4891b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE 0x2000 490674ef7bdSLiu Yu #endif 491765547dcSHaiying Wang 492765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 493765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 494765547dcSHaiying Wang 495765547dcSHaiying Wang /* QE microcode/firmware address */ 496f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 497f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xfff00000 498765547dcSHaiying Wang 499765547dcSHaiying Wang /* 500765547dcSHaiying Wang * BOOTP options 501765547dcSHaiying Wang */ 502765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 503765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 504765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 505765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 506765547dcSHaiying Wang 507765547dcSHaiying Wang 508765547dcSHaiying Wang /* 509765547dcSHaiying Wang * Command line configuration. 510765547dcSHaiying Wang */ 511765547dcSHaiying Wang #include <config_cmd_default.h> 512765547dcSHaiying Wang 513765547dcSHaiying Wang #define CONFIG_CMD_PING 514765547dcSHaiying Wang #define CONFIG_CMD_I2C 515765547dcSHaiying Wang #define CONFIG_CMD_MII 516765547dcSHaiying Wang #define CONFIG_CMD_ELF 517765547dcSHaiying Wang #define CONFIG_CMD_IRQ 518765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 519199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 520765547dcSHaiying Wang 521765547dcSHaiying Wang #if defined(CONFIG_PCI) 522765547dcSHaiying Wang #define CONFIG_CMD_PCI 523765547dcSHaiying Wang #endif 524765547dcSHaiying Wang 525765547dcSHaiying Wang 526765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 527765547dcSHaiying Wang 5287f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 5297f52ed5eSAnton Vorontsov 5307f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 5317f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 532a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 5337f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5347f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 5357f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 5367f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 5377f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 5387f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 5397f52ed5eSAnton Vorontsov #endif 5407f52ed5eSAnton Vorontsov 541765547dcSHaiying Wang /* 542765547dcSHaiying Wang * Miscellaneous configurable options 543765547dcSHaiying Wang */ 544765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 545765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5465be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 547765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 548765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 549765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 550765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 551765547dcSHaiying Wang #else 552765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 553765547dcSHaiying Wang #endif 554765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 555765547dcSHaiying Wang /* Print Buffer Size */ 556765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 557765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 558765547dcSHaiying Wang /* Boot Argument Buffer Size */ 559765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 560765547dcSHaiying Wang 561765547dcSHaiying Wang /* 562765547dcSHaiying Wang * For booting Linux, the board info and command line data 563a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 564765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 565765547dcSHaiying Wang */ 566a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 567a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 568765547dcSHaiying Wang 569765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 570765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 571765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 572765547dcSHaiying Wang #endif 573765547dcSHaiying Wang 574765547dcSHaiying Wang /* 575765547dcSHaiying Wang * Environment Configuration 576765547dcSHaiying Wang */ 577765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 5788b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 579b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 580765547dcSHaiying Wang 581765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 582765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 583765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 584765547dcSHaiying Wang 585765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 586765547dcSHaiying Wang 587765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 588765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 589765547dcSHaiying Wang 590765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 591765547dcSHaiying Wang 592765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 593765547dcSHaiying Wang "netdev=eth0\0" \ 594765547dcSHaiying Wang "consoledev=ttyS0\0" \ 595765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 596765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 597765547dcSHaiying Wang "fdtaddr=400000\0" \ 598765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 599765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 600765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 601765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 602765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 603765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 604765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 605765547dcSHaiying Wang 606765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 607765547dcSHaiying Wang "run nfsargs;" \ 608765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 609765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 610765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 611765547dcSHaiying Wang 612765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 613765547dcSHaiying Wang "run ramargs;" \ 614765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 615765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 616765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 617765547dcSHaiying Wang 618765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 619765547dcSHaiying Wang 620765547dcSHaiying Wang #endif /* __CONFIG_H */ 621