1765547dcSHaiying Wang /* 23aed5507SHaiying Wang * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5765547dcSHaiying Wang * project. 6765547dcSHaiying Wang * 7765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10765547dcSHaiying Wang * the License, or (at your option) any later version. 11765547dcSHaiying Wang * 12765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15765547dcSHaiying Wang * GNU General Public License for more details. 16765547dcSHaiying Wang * 17765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20765547dcSHaiying Wang * MA 02111-1307 USA 21765547dcSHaiying Wang */ 22765547dcSHaiying Wang 23765547dcSHaiying Wang /* 24765547dcSHaiying Wang * mpc8569mds board configuration file 25765547dcSHaiying Wang */ 26765547dcSHaiying Wang #ifndef __CONFIG_H 27765547dcSHaiying Wang #define __CONFIG_H 28765547dcSHaiying Wang 29765547dcSHaiying Wang /* High Level Configuration Options */ 30765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35765547dcSHaiying Wang 36765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37765547dcSHaiying Wang 38765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 39765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 40765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 41765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 42765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 43765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 44765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 45765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 46765547dcSHaiying Wang 47765547dcSHaiying Wang #ifndef __ASSEMBLY__ 48765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 49765547dcSHaiying Wang #endif 50765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 5167351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 5267351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 53765547dcSHaiying Wang 54d24f2d32SWolfgang Denk #ifdef CONFIG_ATM 55c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 56c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 57c95d541eSLiu Yu #endif 58c95d541eSLiu Yu 59765547dcSHaiying Wang /* 60765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 61765547dcSHaiying Wang */ 62765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 63765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 64765547dcSHaiying Wang 65d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 66674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT 1 67674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND 1 68674ef7bdSLiu Yu #define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000 69674ef7bdSLiu Yu #endif 70674ef7bdSLiu Yu 71765547dcSHaiying Wang /* 72765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 73765547dcSHaiying Wang */ 74765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 75765547dcSHaiying Wang 76765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 773aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R 1 787f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 79765547dcSHaiying Wang 80765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 81765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 82765547dcSHaiying Wang 83765547dcSHaiying Wang /* 84674ef7bdSLiu Yu * Config the L2 Cache as L2 SRAM 85674ef7bdSLiu Yu */ 86674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 87674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 88674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE (512 << 10) 89674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 90674ef7bdSLiu Yu 91674ef7bdSLiu Yu /* 92765547dcSHaiying Wang * Base addresses -- Note these are effective addresses where the 93765547dcSHaiying Wang * actual resources get mapped (not physical addresses) 94765547dcSHaiying Wang */ 95765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 96765547dcSHaiying Wang #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 97765547dcSHaiying Wang /* physical addr of CCSRBAR */ 98765547dcSHaiying Wang #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 99765547dcSHaiying Wang /* PQII uses CONFIG_SYS_IMMR */ 100765547dcSHaiying Wang 101674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL) 102674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR 103674ef7bdSLiu Yu #else 104674ef7bdSLiu Yu #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 105674ef7bdSLiu Yu #endif 106674ef7bdSLiu Yu 107765547dcSHaiying Wang /* DDR Setup */ 108765547dcSHaiying Wang #define CONFIG_FSL_DDR3 109765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 110765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 111765547dcSHaiying Wang #define CONFIG_DDR_SPD 112765547dcSHaiying Wang #define CONFIG_DDR_DLL /* possible DLL fix needed */ 113765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 114765547dcSHaiying Wang 115765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 116765547dcSHaiying Wang 117765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 118765547dcSHaiying Wang /* DDR is system memory*/ 119765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 120765547dcSHaiying Wang 121765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 122765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 123765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 124765547dcSHaiying Wang 125765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 126765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ 127765547dcSHaiying Wang #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ 128765547dcSHaiying Wang 129765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 130765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 131765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 132765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 133765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 134765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 135765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 136765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 137765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 138765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 141765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 142765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 143765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 144765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 145765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 146765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 147765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 148765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 149765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 150765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 151765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 152765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 153765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 154765547dcSHaiying Wang 155765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 156765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 157765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 158765547dcSHaiying Wang 159765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 160765547dcSHaiying Wang 161765547dcSHaiying Wang /* 162765547dcSHaiying Wang * Local Bus Definitions 163765547dcSHaiying Wang */ 164765547dcSHaiying Wang 165765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 166765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 167765547dcSHaiying Wang 168765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 169765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 170765547dcSHaiying Wang 171765547dcSHaiying Wang /*Chip select 0 - Flash*/ 172674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM 0xfe000801 173674ef7bdSLiu Yu #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7 174765547dcSHaiying Wang 175399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 176765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 177765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 178765547dcSHaiying Wang 179399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 180399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 181399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 182399b53cbSHaiying Wang 183399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 184399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 185399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 186399b53cbSHaiying Wang 187765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 188765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 189765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 190765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 191765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 192765547dcSHaiying Wang 193*14d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 194765547dcSHaiying Wang 195674ef7bdSLiu Yu #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND) 196674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT 197674ef7bdSLiu Yu #else 198674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT 199674ef7bdSLiu Yu #endif 200674ef7bdSLiu Yu 201765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 202765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 203765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 204765547dcSHaiying Wang 205a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 206674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL 207a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 208674ef7bdSLiu Yu #else 209674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE 0xFFF00000 210674ef7bdSLiu Yu #endif 211674ef7bdSLiu Yu 212674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */ 213674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 214674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 215674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 216674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \ 217674ef7bdSLiu Yu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 218674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 219674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 220674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 221674ef7bdSLiu Yu 222a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 223a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 224a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 225a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 226a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 227a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 228a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 229a29155e1SAnton Vorontsov #define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 230a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 231a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 232a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 233a29155e1SAnton Vorontsov | BR_V) /* valid */ 234a29155e1SAnton Vorontsov #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 235a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 236a29155e1SAnton Vorontsov | OR_FCM_CST \ 237a29155e1SAnton Vorontsov | OR_FCM_CHT \ 238a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 239a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 240a29155e1SAnton Vorontsov | OR_FCM_EHTR) 241674ef7bdSLiu Yu 242674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND 243674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 244674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 245674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 246674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 247674ef7bdSLiu Yu #else 248674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 249674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 250a29155e1SAnton Vorontsov #define CONFIG_SYS_BR3_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */ 251a29155e1SAnton Vorontsov #define CONFIG_SYS_OR3_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */ 252674ef7bdSLiu Yu #endif 253765547dcSHaiying Wang 254765547dcSHaiying Wang /* 255765547dcSHaiying Wang * SDRAM on the LocalBus 256765547dcSHaiying Wang */ 257765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 258765547dcSHaiying Wang #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 259765547dcSHaiying Wang 260765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 261765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 262765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 263765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 264765547dcSHaiying Wang 265765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 266765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 267765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 268765547dcSHaiying Wang 269765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 270765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 271765547dcSHaiying Wang (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 272765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 273765547dcSHaiying Wang 274765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 275fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 276765547dcSHaiying Wang 277765547dcSHaiying Wang /* Serial Port */ 278765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 2797f52ed5eSAnton Vorontsov #define CONFIG_SERIAL_MULTI 1 280765547dcSHaiying Wang #define CONFIG_SYS_NS16550 281765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 282765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 283765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 28493341909SKumar Gala #ifdef CONFIG_NAND_SPL 28593341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 28693341909SKumar Gala #endif 287765547dcSHaiying Wang 288765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 289765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 290765547dcSHaiying Wang 291765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 292765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 293765547dcSHaiying Wang 294765547dcSHaiying Wang /* Use the HUSH parser*/ 295765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 296765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 297765547dcSHaiying Wang #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 298765547dcSHaiying Wang #endif 299765547dcSHaiying Wang 300765547dcSHaiying Wang /* pass open firmware flat tree */ 301765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 302765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 303765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 304765547dcSHaiying Wang 305765547dcSHaiying Wang /* 306765547dcSHaiying Wang * I2C 307765547dcSHaiying Wang */ 308765547dcSHaiying Wang #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 309765547dcSHaiying Wang #define CONFIG_HARD_I2C /* I2C with hardware support*/ 310765547dcSHaiying Wang #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 311765547dcSHaiying Wang #define CONFIG_I2C_MULTI_BUS 312765547dcSHaiying Wang #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 313765547dcSHaiying Wang #define CONFIG_SYS_I2C_SLAVE 0x7F 314765547dcSHaiying Wang #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 315765547dcSHaiying Wang #define CONFIG_SYS_I2C_OFFSET 0x3000 316765547dcSHaiying Wang #define CONFIG_SYS_I2C2_OFFSET 0x3100 317765547dcSHaiying Wang 318765547dcSHaiying Wang /* 319765547dcSHaiying Wang * I2C2 EEPROM 320765547dcSHaiying Wang */ 321765547dcSHaiying Wang #define CONFIG_ID_EEPROM 322765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 323765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 324765547dcSHaiying Wang #endif 325765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 326765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 327765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 328765547dcSHaiying Wang 329765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 330765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 3317f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 332765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 333765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 3347f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 335c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 336c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 337c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 338c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 339765547dcSHaiying Wang 340765547dcSHaiying Wang /* 341765547dcSHaiying Wang * General PCI 342765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 343765547dcSHaiying Wang */ 344765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 345765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 346765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 347765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 348765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 349765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 350765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 351765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 352765547dcSHaiying Wang 353765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 354765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 355765547dcSHaiying Wang #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 356765547dcSHaiying Wang 357765547dcSHaiying Wang #ifdef CONFIG_QE 358765547dcSHaiying Wang /* 359765547dcSHaiying Wang * QE UEC ethernet configuration 360765547dcSHaiying Wang */ 361f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 362f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 363765547dcSHaiying Wang 364765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 365765547dcSHaiying Wang #define CONFIG_UEC_ETH 36678b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 367765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 368765547dcSHaiying Wang 369765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 370765547dcSHaiying Wang #define CONFIG_HAS_ETH0 371765547dcSHaiying Wang 372765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 373765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 374765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 375f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 376765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 377765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 378765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 379582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID 380582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 381f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 382f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 383f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 384f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 385582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII 386582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 387f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 388f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 389765547dcSHaiying Wang 390765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 391765547dcSHaiying Wang #define CONFIG_HAS_ETH1 392765547dcSHaiying Wang 393765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 394765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 395765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 396f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 397765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 398765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 399765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 400582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID 401582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 402f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 403f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 404f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 405f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 406582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII 407582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 408f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 409f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 410765547dcSHaiying Wang 411750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 412750098d3SHaiying Wang #define CONFIG_HAS_ETH2 413750098d3SHaiying Wang 414750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 415750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 416750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 417f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 418750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 419750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 420750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 421582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID 422582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000 423f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 424f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 425f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 426f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 427582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII 428582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100 429f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 430f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 431750098d3SHaiying Wang 432750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 433750098d3SHaiying Wang #define CONFIG_HAS_ETH3 434750098d3SHaiying Wang 435750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 436750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 437750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 438f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 439750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 440750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 441750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 442582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID 443582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000 444f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 445f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 446f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 447f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 448582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII 449582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100 450f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 451f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 4523bd8e532SHaiying Wang 4533bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 4543bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 4553bd8e532SHaiying Wang 4563bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 4573bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4583bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4593bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4603bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4613bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 462582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII 463582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000 4643bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4653bd8e532SHaiying Wang 4663bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4673bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4683bd8e532SHaiying Wang 4693bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4703bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4713bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4723bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4733bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4743bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 475582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII 476582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000 4773bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4783bd8e532SHaiying Wang 479765547dcSHaiying Wang #endif /* CONFIG_QE */ 480765547dcSHaiying Wang 481765547dcSHaiying Wang #if defined(CONFIG_PCI) 482765547dcSHaiying Wang 483765547dcSHaiying Wang #define CONFIG_NET_MULTI 484765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 485765547dcSHaiying Wang 486765547dcSHaiying Wang #undef CONFIG_EEPRO100 487765547dcSHaiying Wang #undef CONFIG_TULIP 488765547dcSHaiying Wang 489765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 490765547dcSHaiying Wang 491765547dcSHaiying Wang #endif /* CONFIG_PCI */ 492765547dcSHaiying Wang 493765547dcSHaiying Wang #ifndef CONFIG_NET_MULTI 494765547dcSHaiying Wang #define CONFIG_NET_MULTI 1 495765547dcSHaiying Wang #endif 496765547dcSHaiying Wang 497765547dcSHaiying Wang /* 498765547dcSHaiying Wang * Environment 499765547dcSHaiying Wang */ 500674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) 501674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) 502674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND 1 503674ef7bdSLiu Yu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 504674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 505674ef7bdSLiu Yu #endif 506674ef7bdSLiu Yu #else 507765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 508fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 5091b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 5101b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE 0x2000 511674ef7bdSLiu Yu #endif 512765547dcSHaiying Wang 513765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 514765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 515765547dcSHaiying Wang 516765547dcSHaiying Wang /* QE microcode/firmware address */ 517765547dcSHaiying Wang #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 518765547dcSHaiying Wang 519765547dcSHaiying Wang /* 520765547dcSHaiying Wang * BOOTP options 521765547dcSHaiying Wang */ 522765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 523765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 524765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 525765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 526765547dcSHaiying Wang 527765547dcSHaiying Wang 528765547dcSHaiying Wang /* 529765547dcSHaiying Wang * Command line configuration. 530765547dcSHaiying Wang */ 531765547dcSHaiying Wang #include <config_cmd_default.h> 532765547dcSHaiying Wang 533765547dcSHaiying Wang #define CONFIG_CMD_PING 534765547dcSHaiying Wang #define CONFIG_CMD_I2C 535765547dcSHaiying Wang #define CONFIG_CMD_MII 536765547dcSHaiying Wang #define CONFIG_CMD_ELF 537765547dcSHaiying Wang #define CONFIG_CMD_IRQ 538765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 539199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 540765547dcSHaiying Wang 541765547dcSHaiying Wang #if defined(CONFIG_PCI) 542765547dcSHaiying Wang #define CONFIG_CMD_PCI 543765547dcSHaiying Wang #endif 544765547dcSHaiying Wang 545765547dcSHaiying Wang 546765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 547765547dcSHaiying Wang 5487f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 5497f52ed5eSAnton Vorontsov 5507f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 5517f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 5527f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5537f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 5547f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 5557f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 5567f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 5577f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 5587f52ed5eSAnton Vorontsov #endif 5597f52ed5eSAnton Vorontsov 560765547dcSHaiying Wang /* 561765547dcSHaiying Wang * Miscellaneous configurable options 562765547dcSHaiying Wang */ 563765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 564765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5655be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 566765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 567765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 568765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 569765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 570765547dcSHaiying Wang #else 571765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 572765547dcSHaiying Wang #endif 573765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 574765547dcSHaiying Wang /* Print Buffer Size */ 575765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 576765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 577765547dcSHaiying Wang /* Boot Argument Buffer Size */ 578765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 579765547dcSHaiying Wang 580765547dcSHaiying Wang /* 581765547dcSHaiying Wang * For booting Linux, the board info and command line data 58289188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 583765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 584765547dcSHaiying Wang */ 58589188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) 586765547dcSHaiying Wang /* Initial Memory map for Linux*/ 587765547dcSHaiying Wang 588765547dcSHaiying Wang /* 589765547dcSHaiying Wang * Internal Definitions 590765547dcSHaiying Wang * 591765547dcSHaiying Wang * Boot Flags 592765547dcSHaiying Wang */ 593765547dcSHaiying Wang #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 594765547dcSHaiying Wang #define BOOTFLAG_WARM 0x02 /* Software reboot */ 595765547dcSHaiying Wang 596765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 597765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 598765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 599765547dcSHaiying Wang #endif 600765547dcSHaiying Wang 601765547dcSHaiying Wang /* 602765547dcSHaiying Wang * Environment Configuration 603765547dcSHaiying Wang */ 604765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 605765547dcSHaiying Wang #define CONFIG_ROOTPATH /nfsroot 606765547dcSHaiying Wang #define CONFIG_BOOTFILE your.uImage 607765547dcSHaiying Wang 608765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 609765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 610765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 611765547dcSHaiying Wang 612765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 613765547dcSHaiying Wang 614765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 615765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 616765547dcSHaiying Wang 617765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 618765547dcSHaiying Wang 619765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 620765547dcSHaiying Wang "netdev=eth0\0" \ 621765547dcSHaiying Wang "consoledev=ttyS0\0" \ 622765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 623765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 624765547dcSHaiying Wang "fdtaddr=400000\0" \ 625765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 626765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 627765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 628765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 629765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 630765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 631765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 632765547dcSHaiying Wang 633765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 634765547dcSHaiying Wang "run nfsargs;" \ 635765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 636765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 637765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 638765547dcSHaiying Wang 639765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 640765547dcSHaiying Wang "run ramargs;" \ 641765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 642765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 643765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 644765547dcSHaiying Wang 645765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 646765547dcSHaiying Wang 647765547dcSHaiying Wang #endif /* __CONFIG_H */ 648