1765547dcSHaiying Wang /* 2e5fe96b1SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc. 3765547dcSHaiying Wang * 4765547dcSHaiying Wang * See file CREDITS for list of people who contributed to this 5765547dcSHaiying Wang * project. 6765547dcSHaiying Wang * 7765547dcSHaiying Wang * This program is free software; you can redistribute it and/or 8765547dcSHaiying Wang * modify it under the terms of the GNU General Public License as 9765547dcSHaiying Wang * published by the Free Software Foundation; either version 2 of 10765547dcSHaiying Wang * the License, or (at your option) any later version. 11765547dcSHaiying Wang * 12765547dcSHaiying Wang * This program is distributed in the hope that it will be useful, 13765547dcSHaiying Wang * but WITHOUT ANY WARRANTY; without even the implied warranty of 14765547dcSHaiying Wang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15765547dcSHaiying Wang * GNU General Public License for more details. 16765547dcSHaiying Wang * 17765547dcSHaiying Wang * You should have received a copy of the GNU General Public License 18765547dcSHaiying Wang * along with this program; if not, write to the Free Software 19765547dcSHaiying Wang * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20765547dcSHaiying Wang * MA 02111-1307 USA 21765547dcSHaiying Wang */ 22765547dcSHaiying Wang 23765547dcSHaiying Wang /* 24765547dcSHaiying Wang * mpc8569mds board configuration file 25765547dcSHaiying Wang */ 26765547dcSHaiying Wang #ifndef __CONFIG_H 27765547dcSHaiying Wang #define __CONFIG_H 28765547dcSHaiying Wang 29765547dcSHaiying Wang /* High Level Configuration Options */ 30765547dcSHaiying Wang #define CONFIG_BOOKE 1 /* BOOKE */ 31765547dcSHaiying Wang #define CONFIG_E500 1 /* BOOKE e500 family */ 32765547dcSHaiying Wang #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 33765547dcSHaiying Wang #define CONFIG_MPC8569 1 /* MPC8569 specific */ 34765547dcSHaiying Wang #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ 35765547dcSHaiying Wang 36765547dcSHaiying Wang #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ 37765547dcSHaiying Wang 38e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO 39e5fe96b1SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 40e5fe96b1SKumar Gala 41765547dcSHaiying Wang #define CONFIG_PCI 1 /* Disable PCI/PCIE */ 42765547dcSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 43765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 44842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 45765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 46765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 47765547dcSHaiying Wang #define CONFIG_QE /* Enable QE */ 48765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE 49765547dcSHaiying Wang #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 50765547dcSHaiying Wang 51765547dcSHaiying Wang #ifndef __ASSEMBLY__ 52765547dcSHaiying Wang extern unsigned long get_clock_freq(void); 53765547dcSHaiying Wang #endif 54765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/ 5567351049SDave Liu #define CONFIG_SYS_CLK_FREQ 66666666 5667351049SDave Liu #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ 57765547dcSHaiying Wang 58d24f2d32SWolfgang Denk #ifdef CONFIG_ATM 59c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB 60c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM 61c95d541eSLiu Yu #endif 62c95d541eSLiu Yu 63765547dcSHaiying Wang /* 64765547dcSHaiying Wang * These can be toggled for performance analysis, otherwise use default. 65765547dcSHaiying Wang */ 66765547dcSHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 67765547dcSHaiying Wang #define CONFIG_BTB /* toggle branch predition */ 68765547dcSHaiying Wang 69d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 70674ef7bdSLiu Yu #define CONFIG_NAND_U_BOOT 1 71674ef7bdSLiu Yu #define CONFIG_RAMBOOT_NAND 1 7296196a1fSHaiying Wang #ifdef CONFIG_NAND_SPL 7396196a1fSHaiying Wang #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 7496196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 7596196a1fSHaiying Wang #else 7600203c64SKumar Gala #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds 772ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xf8f82000 782ae18241SWolfgang Denk #endif 7996196a1fSHaiying Wang #endif 802ae18241SWolfgang Denk 812ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 822ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 83674ef7bdSLiu Yu #endif 84674ef7bdSLiu Yu 8596196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE 8696196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 8796196a1fSHaiying Wang #endif 8896196a1fSHaiying Wang 89765547dcSHaiying Wang /* 90765547dcSHaiying Wang * Only possible on E500 Version 2 or newer cores. 91765547dcSHaiying Wang */ 92765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS 1 93765547dcSHaiying Wang 94765547dcSHaiying Wang #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 953aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R 1 967f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG 97765547dcSHaiying Wang 98765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 99765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END 0x00400000 100765547dcSHaiying Wang 101765547dcSHaiying Wang /* 102674ef7bdSLiu Yu * Config the L2 Cache as L2 SRAM 103674ef7bdSLiu Yu */ 104674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 105674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 106674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE (512 << 10) 107674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 108674ef7bdSLiu Yu 109e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 110e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 111765547dcSHaiying Wang 1128d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL) 113e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 114674ef7bdSLiu Yu #endif 115674ef7bdSLiu Yu 116765547dcSHaiying Wang /* DDR Setup */ 117765547dcSHaiying Wang #define CONFIG_FSL_DDR3 118765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE 119765547dcSHaiying Wang #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 120765547dcSHaiying Wang #define CONFIG_DDR_SPD 121765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 122765547dcSHaiying Wang 123765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 124765547dcSHaiying Wang 125765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 126765547dcSHaiying Wang /* DDR is system memory*/ 127765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 128765547dcSHaiying Wang 129765547dcSHaiying Wang #define CONFIG_NUM_DDR_CONTROLLERS 1 130765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR 1 131765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 132765547dcSHaiying Wang 133765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */ 134c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 135765547dcSHaiying Wang 136765547dcSHaiying Wang /* These are used when DDR doesn't use SPD. */ 137765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ 138765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 139765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 140765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3 0x00020000 141765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0 0x00330004 142765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 143765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 144765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 145765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 146765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 147765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 148765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 149765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 150765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 151765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4 0x00220001 152765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5 0x03402400 153765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 154765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 155765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1 0x80040000 156765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2 0x00000000 157765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 158765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 159765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ 160765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2 0x24400000 161765547dcSHaiying Wang 162765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d 163765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 164765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE 0x00010000 165765547dcSHaiying Wang 166765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ 167765547dcSHaiying Wang 168765547dcSHaiying Wang /* 169765547dcSHaiying Wang * Local Bus Definitions 170765547dcSHaiying Wang */ 171765547dcSHaiying Wang 172765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 173765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 174765547dcSHaiying Wang 175765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE 0xf8000000 176765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE 177765547dcSHaiying Wang 178765547dcSHaiying Wang /*Chip select 0 - Flash*/ 179674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM 0xfe000801 180674ef7bdSLiu Yu #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7 181765547dcSHaiying Wang 182399b53cbSHaiying Wang /*Chip select 1 - BCSR*/ 183765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM 0xf8000801 184765547dcSHaiying Wang #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 185765547dcSHaiying Wang 186399b53cbSHaiying Wang /*Chip select 4 - PIB*/ 187399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM 0xf8008801 188399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 189399b53cbSHaiying Wang 190399b53cbSHaiying Wang /*Chip select 5 - PIB*/ 191399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM 0xf8010801 192399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 193399b53cbSHaiying Wang 194765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 195765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 196765547dcSHaiying Wang #undef CONFIG_SYS_FLASH_CHECKSUM 197765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 198765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 199765547dcSHaiying Wang 200a55bb834SKumar Gala #if defined(CONFIG_RAMBOOT_NAND) 201674ef7bdSLiu Yu #define CONFIG_SYS_RAMBOOT 202a55bb834SKumar Gala #define CONFIG_SYS_EXTRA_ENV_RELOC 203674ef7bdSLiu Yu #else 204674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT 205674ef7bdSLiu Yu #endif 206674ef7bdSLiu Yu 207765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER 208765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI 209765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO 210765547dcSHaiying Wang 211a29155e1SAnton Vorontsov /* Chip select 3 - NAND */ 212674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL 213a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFC000000 214674ef7bdSLiu Yu #else 215674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE 0xFFF00000 216674ef7bdSLiu Yu #endif 217674ef7bdSLiu Yu 218674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */ 219674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE 0x1000 220674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000) 221674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR) 222674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \ 223674ef7bdSLiu Yu (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE) 224674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS (0) 225674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000) 226674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 227674ef7bdSLiu Yu 228a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 229a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, } 230a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE 1 231a29155e1SAnton Vorontsov #define CONFIG_MTD_NAND_VERIFY_WRITE 1 232a29155e1SAnton Vorontsov #define CONFIG_CMD_NAND 1 233a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC 1 234a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 235a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \ 236a29155e1SAnton Vorontsov | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 237a29155e1SAnton Vorontsov | BR_PS_8 /* Port Size = 8 bit */ \ 238a29155e1SAnton Vorontsov | BR_MS_FCM /* MSEL = FCM */ \ 239a29155e1SAnton Vorontsov | BR_V) /* valid */ 240a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 241a29155e1SAnton Vorontsov | OR_FCM_CSCT \ 242a29155e1SAnton Vorontsov | OR_FCM_CST \ 243a29155e1SAnton Vorontsov | OR_FCM_CHT \ 244a29155e1SAnton Vorontsov | OR_FCM_SCY_1 \ 245a29155e1SAnton Vorontsov | OR_FCM_TRLX \ 246a29155e1SAnton Vorontsov | OR_FCM_EHTR) 247674ef7bdSLiu Yu 248674ef7bdSLiu Yu #ifdef CONFIG_RAMBOOT_NAND 249a3055c58SMatthew McClintock #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 250a3055c58SMatthew McClintock #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM/* NAND Options */ 251674ef7bdSLiu Yu #define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 252674ef7bdSLiu Yu #define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 253674ef7bdSLiu Yu #else 254674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ 255674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ 256a3055c58SMatthew McClintock #define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 257a3055c58SMatthew McClintock #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 258674ef7bdSLiu Yu #endif 259765547dcSHaiying Wang 260765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ 261765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ 262765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 263765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 264765547dcSHaiying Wang 265765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK 1 266765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 267553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 268765547dcSHaiying Wang 269765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET \ 27025ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 271765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 272765547dcSHaiying Wang 273765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 274fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 275765547dcSHaiying Wang 276765547dcSHaiying Wang /* Serial Port */ 277765547dcSHaiying Wang #define CONFIG_CONS_INDEX 1 278765547dcSHaiying Wang #define CONFIG_SYS_NS16550 279765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL 280765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE 1 281765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 28293341909SKumar Gala #ifdef CONFIG_NAND_SPL 28393341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS 28493341909SKumar Gala #endif 285765547dcSHaiying Wang 286765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE \ 287765547dcSHaiying Wang {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 288765547dcSHaiying Wang 289765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 290765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 291765547dcSHaiying Wang 292765547dcSHaiying Wang /* Use the HUSH parser*/ 293765547dcSHaiying Wang #define CONFIG_SYS_HUSH_PARSER 294765547dcSHaiying Wang #ifdef CONFIG_SYS_HUSH_PARSER 295765547dcSHaiying Wang #endif 296765547dcSHaiying Wang 297765547dcSHaiying Wang /* pass open firmware flat tree */ 298765547dcSHaiying Wang #define CONFIG_OF_LIBFDT 1 299765547dcSHaiying Wang #define CONFIG_OF_BOARD_SETUP 1 300765547dcSHaiying Wang #define CONFIG_OF_STDOUT_VIA_ALIAS 1 301765547dcSHaiying Wang 302765547dcSHaiying Wang /* 303765547dcSHaiying Wang * I2C 304765547dcSHaiying Wang */ 305*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C 306*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 307*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 308*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 309*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 310*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 311*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 312*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 313*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 314765547dcSHaiying Wang 315765547dcSHaiying Wang /* 316765547dcSHaiying Wang * I2C2 EEPROM 317765547dcSHaiying Wang */ 318765547dcSHaiying Wang #define CONFIG_ID_EEPROM 319765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM 320765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID 321765547dcSHaiying Wang #endif 322765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 323765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 324765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 325765547dcSHaiying Wang 326765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK 0x0000000F 327765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL 0x00000000 3287f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL 0x0000000A 329765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK 0x0000000F 330765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL 0x0000000F 3317f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL 0x00000006 332c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK 0x00000fc0 333c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80 334c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK 0x00000fc0 335c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80 336765547dcSHaiying Wang 337765547dcSHaiying Wang /* 338765547dcSHaiying Wang * General PCI 339765547dcSHaiying Wang * Memory Addresses are mapped 1-1. I/O is mapped from 0 340765547dcSHaiying Wang */ 34194f2bc48SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot" 342765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 343765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 344765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 345765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 346765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 347765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 348765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 349765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 350765547dcSHaiying Wang 351e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000 352e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000 353e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS 354e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 355765547dcSHaiying Wang 356765547dcSHaiying Wang #ifdef CONFIG_QE 357765547dcSHaiying Wang /* 358765547dcSHaiying Wang * QE UEC ethernet configuration 359765547dcSHaiying Wang */ 360f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */ 361f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */ 362765547dcSHaiying Wang 363765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) 364765547dcSHaiying Wang #define CONFIG_UEC_ETH 36578b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 366765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE 367765547dcSHaiying Wang 368765547dcSHaiying Wang #define CONFIG_UEC_ETH1 /* GETH1 */ 369765547dcSHaiying Wang #define CONFIG_HAS_ETH0 370765547dcSHaiying Wang 371765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1 372765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 373765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 374f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 375765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 376765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 377765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 7 378865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 379582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 380f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 381f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */ 382f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 383f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */ 384865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 385582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 386f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 387f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */ 388765547dcSHaiying Wang 389765547dcSHaiying Wang #define CONFIG_UEC_ETH2 /* GETH2 */ 390765547dcSHaiying Wang #define CONFIG_HAS_ETH1 391765547dcSHaiying Wang 392765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2 393765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 394765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 395f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 396765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 397765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 398765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 1 399865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 400582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 401f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 402f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */ 403f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 404f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */ 405865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 406582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 407f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 408f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */ 409765547dcSHaiying Wang 410750098d3SHaiying Wang #define CONFIG_UEC_ETH3 /* GETH3 */ 411750098d3SHaiying Wang #define CONFIG_HAS_ETH2 412750098d3SHaiying Wang 413750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3 414750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */ 415750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE 416f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 417750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK12 418750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH 419750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 2 420865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 421582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000 422f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 423f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */ 424f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH 425f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */ 426865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 427582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100 428f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 429f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */ 430750098d3SHaiying Wang 431750098d3SHaiying Wang #define CONFIG_UEC_ETH4 /* GETH4 */ 432750098d3SHaiying Wang #define CONFIG_HAS_ETH3 433750098d3SHaiying Wang 434750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4 435750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */ 436750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE 437f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE) 438750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK17 439750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH 440750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 3 441865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 442582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000 443f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE) 444f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */ 445f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH 446f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */ 447865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII 448582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100 449f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */ 450f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */ 4513bd8e532SHaiying Wang 4523bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6 /* GETH6 */ 4533bd8e532SHaiying Wang #define CONFIG_HAS_ETH5 4543bd8e532SHaiying Wang 4553bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6 4563bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */ 4573bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE 4583bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE 4593bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH 4603bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR 4 461865ff856SAndy Fleming #define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII 462582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000 4633bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */ 4643bd8e532SHaiying Wang 4653bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8 /* GETH8 */ 4663bd8e532SHaiying Wang #define CONFIG_HAS_ETH7 4673bd8e532SHaiying Wang 4683bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8 4693bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */ 4703bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE 4713bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE 4723bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH 4733bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR 6 474865ff856SAndy Fleming #define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII 475582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000 4763bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */ 4773bd8e532SHaiying Wang 478765547dcSHaiying Wang #endif /* CONFIG_QE */ 479765547dcSHaiying Wang 480765547dcSHaiying Wang #if defined(CONFIG_PCI) 481765547dcSHaiying Wang 482765547dcSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 483765547dcSHaiying Wang 484765547dcSHaiying Wang #undef CONFIG_EEPRO100 485765547dcSHaiying Wang #undef CONFIG_TULIP 48616855ec1SKumar Gala #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 487765547dcSHaiying Wang 488765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 489765547dcSHaiying Wang 490765547dcSHaiying Wang #endif /* CONFIG_PCI */ 491765547dcSHaiying Wang 492765547dcSHaiying Wang /* 493765547dcSHaiying Wang * Environment 494765547dcSHaiying Wang */ 495674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT) 496674ef7bdSLiu Yu #if defined(CONFIG_RAMBOOT_NAND) 497674ef7bdSLiu Yu #define CONFIG_ENV_IS_IN_NAND 1 498674ef7bdSLiu Yu #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 499674ef7bdSLiu Yu #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 500674ef7bdSLiu Yu #endif 501674ef7bdSLiu Yu #else 502765547dcSHaiying Wang #define CONFIG_ENV_IS_IN_FLASH 1 503fb279490SHaiying Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 5041b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 5051b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE 0x2000 506674ef7bdSLiu Yu #endif 507765547dcSHaiying Wang 508765547dcSHaiying Wang #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 509765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 510765547dcSHaiying Wang 511765547dcSHaiying Wang /* QE microcode/firmware address */ 512f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 513f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xfff00000 514765547dcSHaiying Wang 515765547dcSHaiying Wang /* 516765547dcSHaiying Wang * BOOTP options 517765547dcSHaiying Wang */ 518765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE 519765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH 520765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY 521765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME 522765547dcSHaiying Wang 523765547dcSHaiying Wang 524765547dcSHaiying Wang /* 525765547dcSHaiying Wang * Command line configuration. 526765547dcSHaiying Wang */ 527765547dcSHaiying Wang #include <config_cmd_default.h> 528765547dcSHaiying Wang 529765547dcSHaiying Wang #define CONFIG_CMD_PING 530765547dcSHaiying Wang #define CONFIG_CMD_I2C 531765547dcSHaiying Wang #define CONFIG_CMD_MII 532765547dcSHaiying Wang #define CONFIG_CMD_ELF 533765547dcSHaiying Wang #define CONFIG_CMD_IRQ 534765547dcSHaiying Wang #define CONFIG_CMD_SETEXPR 535199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 536765547dcSHaiying Wang 537765547dcSHaiying Wang #if defined(CONFIG_PCI) 538765547dcSHaiying Wang #define CONFIG_CMD_PCI 539765547dcSHaiying Wang #endif 540765547dcSHaiying Wang 541765547dcSHaiying Wang 542765547dcSHaiying Wang #undef CONFIG_WATCHDOG /* watchdog disabled */ 543765547dcSHaiying Wang 5447f52ed5eSAnton Vorontsov #define CONFIG_MMC 1 5457f52ed5eSAnton Vorontsov 5467f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC 5477f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC 548a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX 5497f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5507f52ed5eSAnton Vorontsov #define CONFIG_CMD_MMC 5517f52ed5eSAnton Vorontsov #define CONFIG_GENERIC_MMC 5527f52ed5eSAnton Vorontsov #define CONFIG_CMD_EXT2 5537f52ed5eSAnton Vorontsov #define CONFIG_CMD_FAT 5547f52ed5eSAnton Vorontsov #define CONFIG_DOS_PARTITION 5557f52ed5eSAnton Vorontsov #endif 5567f52ed5eSAnton Vorontsov 557765547dcSHaiying Wang /* 558765547dcSHaiying Wang * Miscellaneous configurable options 559765547dcSHaiying Wang */ 560765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP /* undef to save memory */ 561765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5625be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 563765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 564765547dcSHaiying Wang #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 565765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 566765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ 567765547dcSHaiying Wang #else 568765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 569765547dcSHaiying Wang #endif 570765547dcSHaiying Wang #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 571765547dcSHaiying Wang /* Print Buffer Size */ 572765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 573765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 574765547dcSHaiying Wang /* Boot Argument Buffer Size */ 575765547dcSHaiying Wang #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 576765547dcSHaiying Wang 577765547dcSHaiying Wang /* 578765547dcSHaiying Wang * For booting Linux, the board info and command line data 579a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 580765547dcSHaiying Wang * the maximum mapped by the Linux kernel during initialization. 581765547dcSHaiying Wang */ 582a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 583a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 584765547dcSHaiying Wang 585765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB) 586765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 587765547dcSHaiying Wang #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 588765547dcSHaiying Wang #endif 589765547dcSHaiying Wang 590765547dcSHaiying Wang /* 591765547dcSHaiying Wang * Environment Configuration 592765547dcSHaiying Wang */ 593765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds 5948b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 595b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 596765547dcSHaiying Wang 597765547dcSHaiying Wang #define CONFIG_SERVERIP 192.168.1.1 598765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1 599765547dcSHaiying Wang #define CONFIG_NETMASK 255.255.255.0 600765547dcSHaiying Wang 601765547dcSHaiying Wang #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 602765547dcSHaiying Wang 603765547dcSHaiying Wang #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 604765547dcSHaiying Wang #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 605765547dcSHaiying Wang 606765547dcSHaiying Wang #define CONFIG_BAUDRATE 115200 607765547dcSHaiying Wang 608765547dcSHaiying Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 609765547dcSHaiying Wang "netdev=eth0\0" \ 610765547dcSHaiying Wang "consoledev=ttyS0\0" \ 611765547dcSHaiying Wang "ramdiskaddr=600000\0" \ 612765547dcSHaiying Wang "ramdiskfile=your.ramdisk.u-boot\0" \ 613765547dcSHaiying Wang "fdtaddr=400000\0" \ 614765547dcSHaiying Wang "fdtfile=your.fdt.dtb\0" \ 615765547dcSHaiying Wang "nfsargs=setenv bootargs root=/dev/nfs rw " \ 616765547dcSHaiying Wang "nfsroot=$serverip:$rootpath " \ 617765547dcSHaiying Wang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 618765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 619765547dcSHaiying Wang "ramargs=setenv bootargs root=/dev/ram rw " \ 620765547dcSHaiying Wang "console=$consoledev,$baudrate $othbootargs\0" \ 621765547dcSHaiying Wang 622765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND \ 623765547dcSHaiying Wang "run nfsargs;" \ 624765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 625765547dcSHaiying Wang "tftp $fdtaddr $fdtfile;" \ 626765547dcSHaiying Wang "bootm $loadaddr - $fdtaddr" 627765547dcSHaiying Wang 628765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND \ 629765547dcSHaiying Wang "run ramargs;" \ 630765547dcSHaiying Wang "tftp $ramdiskaddr $ramdiskfile;" \ 631765547dcSHaiying Wang "tftp $loadaddr $bootfile;" \ 632765547dcSHaiying Wang "bootm $loadaddr $ramdiskaddr" 633765547dcSHaiying Wang 634765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 635765547dcSHaiying Wang 636765547dcSHaiying Wang #endif /* __CONFIG_H */ 637