xref: /rk3399_rockchip-uboot/include/configs/MPC8569MDS.h (revision 432e39806805c46d583e75e8dd2f7b71cc6089c1)
1765547dcSHaiying Wang /*
2e5fe96b1SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3765547dcSHaiying Wang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5765547dcSHaiying Wang  */
6765547dcSHaiying Wang 
7765547dcSHaiying Wang /*
8765547dcSHaiying Wang  * mpc8569mds board configuration file
9765547dcSHaiying Wang  */
10765547dcSHaiying Wang #ifndef __CONFIG_H
11765547dcSHaiying Wang #define __CONFIG_H
12765547dcSHaiying Wang 
13e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO
14e5fe96b1SKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
15e5fe96b1SKumar Gala 
16765547dcSHaiying Wang #define CONFIG_PCIE1		1	/* PCIE controller */
17765547dcSHaiying Wang #define CONFIG_FSL_PCI_INIT	1	/* use common fsl pci init code */
18842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
19765547dcSHaiying Wang #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
20765547dcSHaiying Wang #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
21765547dcSHaiying Wang #define CONFIG_QE			/* Enable QE */
22765547dcSHaiying Wang #define CONFIG_ENV_OVERWRITE
23765547dcSHaiying Wang 
24765547dcSHaiying Wang #ifndef __ASSEMBLY__
25765547dcSHaiying Wang extern unsigned long get_clock_freq(void);
26765547dcSHaiying Wang #endif
27765547dcSHaiying Wang /* Replace a call to get_clock_freq (after it is implemented)*/
2867351049SDave Liu #define CONFIG_SYS_CLK_FREQ	66666666
2967351049SDave Liu #define CONFIG_DDR_CLK_FREQ	CONFIG_SYS_CLK_FREQ
30765547dcSHaiying Wang 
31d24f2d32SWolfgang Denk #ifdef CONFIG_ATM
32c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB
33c95d541eSLiu Yu #define CONFIG_PQ_MDS_PIB_ATM
34c95d541eSLiu Yu #endif
35c95d541eSLiu Yu 
36765547dcSHaiying Wang /*
37765547dcSHaiying Wang  * These can be toggled for performance analysis, otherwise use default.
38765547dcSHaiying Wang  */
39765547dcSHaiying Wang #define CONFIG_L2_CACHE				/* toggle L2 cache	*/
40765547dcSHaiying Wang #define CONFIG_BTB				/* toggle branch predition */
41765547dcSHaiying Wang 
422ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
432ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
44674ef7bdSLiu Yu #endif
45674ef7bdSLiu Yu 
4696196a1fSHaiying Wang #ifndef CONFIG_SYS_MONITOR_BASE
4796196a1fSHaiying Wang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
4896196a1fSHaiying Wang #endif
4996196a1fSHaiying Wang 
50765547dcSHaiying Wang /*
51765547dcSHaiying Wang  * Only possible on E500 Version 2 or newer cores.
52765547dcSHaiying Wang  */
53765547dcSHaiying Wang #define CONFIG_ENABLE_36BIT_PHYS	1
54765547dcSHaiying Wang 
553aed5507SHaiying Wang #define CONFIG_BOARD_EARLY_INIT_R	1
567f52ed5eSAnton Vorontsov #define CONFIG_HWCONFIG
57765547dcSHaiying Wang 
58765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
59765547dcSHaiying Wang #define CONFIG_SYS_MEMTEST_END		0x00400000
60765547dcSHaiying Wang 
61765547dcSHaiying Wang /*
62674ef7bdSLiu Yu  * Config the L2 Cache as L2 SRAM
63674ef7bdSLiu Yu  */
64674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
65674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
66674ef7bdSLiu Yu #define CONFIG_SYS_L2_SIZE		(512 << 10)
67674ef7bdSLiu Yu #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
68674ef7bdSLiu Yu 
69e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
70e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
71765547dcSHaiying Wang 
728d22ddcaSKumar Gala #if defined(CONFIG_NAND_SPL)
73e46fedfeSTimur Tabi #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
74674ef7bdSLiu Yu #endif
75674ef7bdSLiu Yu 
76765547dcSHaiying Wang /* DDR Setup */
77765547dcSHaiying Wang #undef CONFIG_FSL_DDR_INTERACTIVE
78765547dcSHaiying Wang #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
79765547dcSHaiying Wang #define CONFIG_DDR_SPD
80765547dcSHaiying Wang #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
81765547dcSHaiying Wang 
82765547dcSHaiying Wang #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
83765547dcSHaiying Wang 
84765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
85765547dcSHaiying Wang 					/* DDR is system memory*/
86765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
87765547dcSHaiying Wang 
88765547dcSHaiying Wang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
89765547dcSHaiying Wang #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
90765547dcSHaiying Wang 
91765547dcSHaiying Wang /* I2C addresses of SPD EEPROMs */
92c39f44dcSKumar Gala #define SPD_EEPROM_ADDRESS    0x51    /* CTLR 0 DIMM 0 */
93765547dcSHaiying Wang 
94765547dcSHaiying Wang /* These are used when DDR doesn't use SPD.  */
95765547dcSHaiying Wang #define CONFIG_SYS_SDRAM_SIZE           1024		/* DDR is 1024MB */
96765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
97765547dcSHaiying Wang #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014202
98765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_3         0x00020000
99765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_0         0x00330004
100765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_1         0x6F6B4644
101765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_2         0x002888D0
102765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG	0x47000000
103765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CFG_2	0x04401040
104765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE	0x40401521
105765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_MODE_2	0x8000C000
106765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_INTERVAL	0x03E00000
107765547dcSHaiying Wang #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
108765547dcSHaiying Wang #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	0x01000000
109765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_4         0x00220001
110765547dcSHaiying Wang #define CONFIG_SYS_DDR_TIMING_5         0x03402400
111765547dcSHaiying Wang #define CONFIG_SYS_DDR_ZQ_CNTL		0x89080600
112765547dcSHaiying Wang #define CONFIG_SYS_DDR_WRLVL_CNTL	0x0655A604
113765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_1		0x80040000
114765547dcSHaiying Wang #define CONFIG_SYS_DDR_CDR_2		0x00000000
115765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_CTRL         0x00000000
116765547dcSHaiying Wang #define CONFIG_SYS_DDR_OCD_STATUS       0x00000000
117765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL          0xc7000000      /* Type = DDR3 */
118765547dcSHaiying Wang #define CONFIG_SYS_DDR_CONTROL2         0x24400000
119765547dcSHaiying Wang 
120765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_INT_EN       0x0000000d
121765547dcSHaiying Wang #define CONFIG_SYS_DDR_ERR_DIS          0x00000000
122765547dcSHaiying Wang #define CONFIG_SYS_DDR_SBE              0x00010000
123765547dcSHaiying Wang 
124765547dcSHaiying Wang #undef CONFIG_CLOCKS_IN_MHZ
125765547dcSHaiying Wang 
126765547dcSHaiying Wang /*
127765547dcSHaiying Wang  * Local Bus Definitions
128765547dcSHaiying Wang  */
129765547dcSHaiying Wang 
130765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE		0xfe000000	/* start of FLASH 32M */
131765547dcSHaiying Wang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
132765547dcSHaiying Wang 
133765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE		0xf8000000
134765547dcSHaiying Wang #define CONFIG_SYS_BCSR_BASE_PHYS	CONFIG_SYS_BCSR_BASE
135765547dcSHaiying Wang 
136765547dcSHaiying Wang /*Chip select 0 - Flash*/
137674ef7bdSLiu Yu #define CONFIG_FLASH_BR_PRELIM		0xfe000801
138674ef7bdSLiu Yu #define	CONFIG_FLASH_OR_PRELIM		0xfe000ff7
139765547dcSHaiying Wang 
140399b53cbSHaiying Wang /*Chip select 1 - BCSR*/
141765547dcSHaiying Wang #define CONFIG_SYS_BR1_PRELIM		0xf8000801
142765547dcSHaiying Wang #define	CONFIG_SYS_OR1_PRELIM		0xffffe9f7
143765547dcSHaiying Wang 
144399b53cbSHaiying Wang /*Chip select 4 - PIB*/
145399b53cbSHaiying Wang #define CONFIG_SYS_BR4_PRELIM		0xf8008801
146399b53cbSHaiying Wang #define CONFIG_SYS_OR4_PRELIM		0xffffe9f7
147399b53cbSHaiying Wang 
148399b53cbSHaiying Wang /*Chip select 5 - PIB*/
149399b53cbSHaiying Wang #define CONFIG_SYS_BR5_PRELIM		0xf8010801
150399b53cbSHaiying Wang #define CONFIG_SYS_OR5_PRELIM		0xffffe9f7
151399b53cbSHaiying Wang 
152765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
153765547dcSHaiying Wang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* sectors per device */
154765547dcSHaiying Wang #undef	CONFIG_SYS_FLASH_CHECKSUM
155765547dcSHaiying Wang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
156765547dcSHaiying Wang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
157765547dcSHaiying Wang 
158674ef7bdSLiu Yu #undef CONFIG_SYS_RAMBOOT
159674ef7bdSLiu Yu 
160765547dcSHaiying Wang #define CONFIG_FLASH_CFI_DRIVER
161765547dcSHaiying Wang #define CONFIG_SYS_FLASH_CFI
162765547dcSHaiying Wang #define CONFIG_SYS_FLASH_EMPTY_INFO
163765547dcSHaiying Wang 
164a29155e1SAnton Vorontsov /* Chip select 3 - NAND */
165674ef7bdSLiu Yu #ifndef CONFIG_NAND_SPL
166a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE		0xFC000000
167674ef7bdSLiu Yu #else
168674ef7bdSLiu Yu #define CONFIG_SYS_NAND_BASE		0xFFF00000
169674ef7bdSLiu Yu #endif
170674ef7bdSLiu Yu 
171674ef7bdSLiu Yu /* NAND boot: 4K NAND loader config */
172674ef7bdSLiu Yu #define CONFIG_SYS_NAND_SPL_SIZE	0x1000
173674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_SIZE	((512 << 10) - 0x2000)
174674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
175674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_START \
176674ef7bdSLiu Yu 	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
177674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
178674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
179674ef7bdSLiu Yu #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
180674ef7bdSLiu Yu 
181a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
182a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE, }
183a29155e1SAnton Vorontsov #define CONFIG_SYS_MAX_NAND_DEVICE	1
184a29155e1SAnton Vorontsov #define CONFIG_NAND_FSL_ELBC		1
185a29155e1SAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
186a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE_PHYS \
187a29155e1SAnton Vorontsov 				| (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
188a29155e1SAnton Vorontsov 				| BR_PS_8	     /* Port Size = 8 bit */ \
189a29155e1SAnton Vorontsov 				| BR_MS_FCM	     /* MSEL = FCM */ \
190a29155e1SAnton Vorontsov 				| BR_V)		     /* valid */
191a3055c58SMatthew McClintock #define CONFIG_SYS_NAND_OR_PRELIM	(0xFFFC0000	     /* length 256K */ \
192a29155e1SAnton Vorontsov 				| OR_FCM_CSCT \
193a29155e1SAnton Vorontsov 				| OR_FCM_CST \
194a29155e1SAnton Vorontsov 				| OR_FCM_CHT \
195a29155e1SAnton Vorontsov 				| OR_FCM_SCY_1 \
196a29155e1SAnton Vorontsov 				| OR_FCM_TRLX \
197a29155e1SAnton Vorontsov 				| OR_FCM_EHTR)
198674ef7bdSLiu Yu 
199674ef7bdSLiu Yu #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
200674ef7bdSLiu Yu #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
201a3055c58SMatthew McClintock #define CONFIG_SYS_BR3_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
202a3055c58SMatthew McClintock #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
203765547dcSHaiying Wang 
204765547dcSHaiying Wang #define CONFIG_SYS_LBC_LCRR	0x00000004	/* LB clock ratio reg */
205765547dcSHaiying Wang #define CONFIG_SYS_LBC_LBCR	0x00040000	/* LB config reg */
206765547dcSHaiying Wang #define CONFIG_SYS_LBC_LSRT	0x20000000	/* LB sdram refresh timer */
207765547dcSHaiying Wang #define CONFIG_SYS_LBC_MRTPR	0x00000000	/* LB refresh timer prescal*/
208765547dcSHaiying Wang 
209765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_LOCK	1
210765547dcSHaiying Wang #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000  /* Initial RAM address */
211553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
212765547dcSHaiying Wang 
213765547dcSHaiying Wang #define CONFIG_SYS_GBL_DATA_OFFSET	\
21425ddd1fbSWolfgang Denk 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
215765547dcSHaiying Wang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
216765547dcSHaiying Wang 
217765547dcSHaiying Wang #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)	/* Reserve 256 kB for Mon */
218fb279490SHaiying Wang #define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
219765547dcSHaiying Wang 
220765547dcSHaiying Wang /* Serial Port */
221765547dcSHaiying Wang #define CONFIG_CONS_INDEX		1
222765547dcSHaiying Wang #define CONFIG_SYS_NS16550_SERIAL
223765547dcSHaiying Wang #define CONFIG_SYS_NS16550_REG_SIZE    1
224765547dcSHaiying Wang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
22593341909SKumar Gala #ifdef CONFIG_NAND_SPL
22693341909SKumar Gala #define CONFIG_NS16550_MIN_FUNCTIONS
22793341909SKumar Gala #endif
228765547dcSHaiying Wang 
229765547dcSHaiying Wang #define CONFIG_SYS_BAUDRATE_TABLE  \
230765547dcSHaiying Wang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
231765547dcSHaiying Wang 
232765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
233765547dcSHaiying Wang #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
234765547dcSHaiying Wang 
235765547dcSHaiying Wang /*
236765547dcSHaiying Wang  * I2C
237765547dcSHaiying Wang  */
23800f792e0SHeiko Schocher #define CONFIG_SYS_I2C
23900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
24000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
24100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
24200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
24300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
24400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
24500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
24600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
247765547dcSHaiying Wang 
248765547dcSHaiying Wang /*
249765547dcSHaiying Wang  * I2C2 EEPROM
250765547dcSHaiying Wang  */
251765547dcSHaiying Wang #define CONFIG_ID_EEPROM
252765547dcSHaiying Wang #ifdef CONFIG_ID_EEPROM
253765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_NXID
254765547dcSHaiying Wang #endif
255765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR      0x52
256765547dcSHaiying Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
257765547dcSHaiying Wang #define CONFIG_SYS_EEPROM_BUS_NUM       1
258765547dcSHaiying Wang 
259765547dcSHaiying Wang #define PLPPAR1_I2C_BIT_MASK		0x0000000F
260765547dcSHaiying Wang #define PLPPAR1_I2C2_VAL		0x00000000
2617f52ed5eSAnton Vorontsov #define PLPPAR1_ESDHC_VAL		0x0000000A
262765547dcSHaiying Wang #define PLPDIR1_I2C_BIT_MASK		0x0000000F
263765547dcSHaiying Wang #define PLPDIR1_I2C2_VAL		0x0000000F
2647f52ed5eSAnton Vorontsov #define PLPDIR1_ESDHC_VAL		0x00000006
265c4ca10f1SAnton Vorontsov #define PLPPAR1_UART0_BIT_MASK		0x00000fc0
266c4ca10f1SAnton Vorontsov #define PLPPAR1_ESDHC_4BITS_VAL		0x00000a80
267c4ca10f1SAnton Vorontsov #define PLPDIR1_UART0_BIT_MASK		0x00000fc0
268c4ca10f1SAnton Vorontsov #define PLPDIR1_ESDHC_4BITS_VAL		0x00000a80
269765547dcSHaiying Wang 
270765547dcSHaiying Wang /*
271765547dcSHaiying Wang  * General PCI
272765547dcSHaiying Wang  * Memory Addresses are mapped 1-1. I/O is mapped from 0
273765547dcSHaiying Wang  */
27494f2bc48SKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot"
275765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
276765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
277765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
278765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
279765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_VIRT	0xe2800000
280765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
281765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_PHYS	0xe2800000
282765547dcSHaiying Wang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
283765547dcSHaiying Wang 
284e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xC0000000
285e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_BUS	0xC0000000
286e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	CONFIG_SYS_SRIO1_MEM_BUS
287e5fe96b1SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
288765547dcSHaiying Wang 
289765547dcSHaiying Wang #ifdef CONFIG_QE
290765547dcSHaiying Wang /*
291765547dcSHaiying Wang  * QE UEC ethernet configuration
292765547dcSHaiying Wang  */
293f82107f6SHaiying Wang #define CONFIG_SYS_UCC_RGMII_MODE	/* Set UCC work at RGMII by default */
294f82107f6SHaiying Wang #undef CONFIG_SYS_UCC_RMII_MODE		/* Set UCC work at RMII mode */
295765547dcSHaiying Wang 
296765547dcSHaiying Wang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
297765547dcSHaiying Wang #define CONFIG_UEC_ETH
29878b7a8efSKim Phillips #define CONFIG_ETHPRIME         "UEC0"
299765547dcSHaiying Wang #define CONFIG_PHY_MODE_NEED_CHANGE
300765547dcSHaiying Wang 
301765547dcSHaiying Wang #define CONFIG_UEC_ETH1         /* GETH1 */
302765547dcSHaiying Wang #define CONFIG_HAS_ETH0
303765547dcSHaiying Wang 
304765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH1
305765547dcSHaiying Wang #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
306765547dcSHaiying Wang #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
307f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
308765547dcSHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK12
309765547dcSHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
310765547dcSHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR       7
311865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
312582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
313f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
314f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16	/* CLK16 for RMII */
315f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_ETH_TYPE       FAST_ETH
316f82107f6SHaiying Wang #define CONFIG_SYS_UEC1_PHY_ADDR       8	/* 0x8 for RMII */
317865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
318582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
319f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
320f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH1 */
321765547dcSHaiying Wang 
322765547dcSHaiying Wang #define CONFIG_UEC_ETH2         /* GETH2 */
323765547dcSHaiying Wang #define CONFIG_HAS_ETH1
324765547dcSHaiying Wang 
325765547dcSHaiying Wang #ifdef CONFIG_UEC_ETH2
326765547dcSHaiying Wang #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
327765547dcSHaiying Wang #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
328f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
329765547dcSHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK17
330765547dcSHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
331765547dcSHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR       1
332865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
333582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
334f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
335f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16	/* CLK 16 for RMII */
336f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_ETH_TYPE       FAST_ETH
337f82107f6SHaiying Wang #define CONFIG_SYS_UEC2_PHY_ADDR       0x9	/* 0x9 for RMII */
338865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
339582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
340f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
341f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH2 */
342765547dcSHaiying Wang 
343750098d3SHaiying Wang #define CONFIG_UEC_ETH3         /* GETH3 */
344750098d3SHaiying Wang #define CONFIG_HAS_ETH2
345750098d3SHaiying Wang 
346750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH3
347750098d3SHaiying Wang #define CONFIG_SYS_UEC3_UCC_NUM        2       /* UCC3 */
348750098d3SHaiying Wang #define CONFIG_SYS_UEC3_RX_CLK         QE_CLK_NONE
349f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
350750098d3SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK         QE_CLK12
351750098d3SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE       GIGA_ETH
352750098d3SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR       2
353865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
354582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
355f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
356f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_TX_CLK		QE_CLK16 /* CLK_16 for RMII */
357f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_ETH_TYPE	FAST_ETH
358f82107f6SHaiying Wang #define CONFIG_SYS_UEC3_PHY_ADDR	0xA     /* 0xA for RMII */
359865ff856SAndy Fleming #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
360582c55a0SHeiko Schocher #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
361f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
362f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH3 */
363750098d3SHaiying Wang 
364750098d3SHaiying Wang #define CONFIG_UEC_ETH4         /* GETH4 */
365750098d3SHaiying Wang #define CONFIG_HAS_ETH3
366750098d3SHaiying Wang 
367750098d3SHaiying Wang #ifdef CONFIG_UEC_ETH4
368750098d3SHaiying Wang #define CONFIG_SYS_UEC4_UCC_NUM        3       /* UCC4 */
369750098d3SHaiying Wang #define CONFIG_SYS_UEC4_RX_CLK         QE_CLK_NONE
370f82107f6SHaiying Wang #if defined(CONFIG_SYS_UCC_RGMII_MODE)
371750098d3SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK         QE_CLK17
372750098d3SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE       GIGA_ETH
373750098d3SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR       3
374865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
375582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
376f82107f6SHaiying Wang #elif defined(CONFIG_SYS_UCC_RMII_MODE)
377f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_TX_CLK		QE_CLK16 /* CLK16 for RMII */
378f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_ETH_TYPE	FAST_ETH
379f82107f6SHaiying Wang #define CONFIG_SYS_UEC4_PHY_ADDR	0xB     /* 0xB for RMII */
380865ff856SAndy Fleming #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
381582c55a0SHeiko Schocher #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
382f82107f6SHaiying Wang #endif /* CONFIG_SYS_UCC_RGMII_MODE */
383f82107f6SHaiying Wang #endif /* CONFIG_UEC_ETH4 */
3843bd8e532SHaiying Wang 
3853bd8e532SHaiying Wang #undef CONFIG_UEC_ETH6         /* GETH6 */
3863bd8e532SHaiying Wang #define CONFIG_HAS_ETH5
3873bd8e532SHaiying Wang 
3883bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH6
3893bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_UCC_NUM        5       /* UCC6 */
3903bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_RX_CLK         QE_CLK_NONE
3913bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_TX_CLK         QE_CLK_NONE
3923bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_ETH_TYPE       GIGA_ETH
3933bd8e532SHaiying Wang #define CONFIG_SYS_UEC6_PHY_ADDR       4
394865ff856SAndy Fleming #define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
395582c55a0SHeiko Schocher #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
3963bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH6 */
3973bd8e532SHaiying Wang 
3983bd8e532SHaiying Wang #undef CONFIG_UEC_ETH8         /* GETH8 */
3993bd8e532SHaiying Wang #define CONFIG_HAS_ETH7
4003bd8e532SHaiying Wang 
4013bd8e532SHaiying Wang #ifdef CONFIG_UEC_ETH8
4023bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_UCC_NUM        7       /* UCC8 */
4033bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_RX_CLK         QE_CLK_NONE
4043bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_TX_CLK         QE_CLK_NONE
4053bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_ETH_TYPE       GIGA_ETH
4063bd8e532SHaiying Wang #define CONFIG_SYS_UEC8_PHY_ADDR       6
407865ff856SAndy Fleming #define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
408582c55a0SHeiko Schocher #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
4093bd8e532SHaiying Wang #endif /* CONFIG_UEC_ETH8 */
4103bd8e532SHaiying Wang 
411765547dcSHaiying Wang #endif /* CONFIG_QE */
412765547dcSHaiying Wang 
413765547dcSHaiying Wang #if defined(CONFIG_PCI)
414765547dcSHaiying Wang #undef CONFIG_EEPRO100
415765547dcSHaiying Wang #undef CONFIG_TULIP
416765547dcSHaiying Wang 
417765547dcSHaiying Wang #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
418765547dcSHaiying Wang 
419765547dcSHaiying Wang #endif	/* CONFIG_PCI */
420765547dcSHaiying Wang 
421765547dcSHaiying Wang /*
422765547dcSHaiying Wang  * Environment
423765547dcSHaiying Wang  */
424674ef7bdSLiu Yu #if defined(CONFIG_SYS_RAMBOOT)
425674ef7bdSLiu Yu #else
426fb279490SHaiying Wang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
4271b8e4fa1SHaiying Wang #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
4281b8e4fa1SHaiying Wang #define CONFIG_ENV_SIZE		0x2000
429674ef7bdSLiu Yu #endif
430765547dcSHaiying Wang 
431765547dcSHaiying Wang #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
432765547dcSHaiying Wang #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
433765547dcSHaiying Wang 
434765547dcSHaiying Wang /* QE microcode/firmware address */
435f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
436*dcf1d774SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR	0xfff00000
437765547dcSHaiying Wang 
438765547dcSHaiying Wang /*
439765547dcSHaiying Wang  * BOOTP options
440765547dcSHaiying Wang  */
441765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTFILESIZE
442765547dcSHaiying Wang #define CONFIG_BOOTP_BOOTPATH
443765547dcSHaiying Wang #define CONFIG_BOOTP_GATEWAY
444765547dcSHaiying Wang #define CONFIG_BOOTP_HOSTNAME
445765547dcSHaiying Wang 
446765547dcSHaiying Wang #undef CONFIG_WATCHDOG			/* watchdog disabled */
447765547dcSHaiying Wang 
4487f52ed5eSAnton Vorontsov #ifdef CONFIG_MMC
4497f52ed5eSAnton Vorontsov #define CONFIG_FSL_ESDHC
450a6da8b81SChenhui Zhao #define CONFIG_FSL_ESDHC_PIN_MUX
4517f52ed5eSAnton Vorontsov #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
4527f52ed5eSAnton Vorontsov #endif
4537f52ed5eSAnton Vorontsov 
454765547dcSHaiying Wang /*
455765547dcSHaiying Wang  * Miscellaneous configurable options
456765547dcSHaiying Wang  */
457765547dcSHaiying Wang #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
458765547dcSHaiying Wang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4595be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
460765547dcSHaiying Wang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
461765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB)
462765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE	2048		/* Console I/O Buffer Size */
463765547dcSHaiying Wang #else
464765547dcSHaiying Wang #define CONFIG_SYS_CBSIZE	512		/* Console I/O Buffer Size */
465765547dcSHaiying Wang #endif
466765547dcSHaiying Wang #define CONFIG_SYS_MAXARGS	32		/* max number of command args */
467765547dcSHaiying Wang #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
468765547dcSHaiying Wang 						/* Boot Argument Buffer Size */
469765547dcSHaiying Wang 
470765547dcSHaiying Wang /*
471765547dcSHaiying Wang  * For booting Linux, the board info and command line data
472a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
473765547dcSHaiying Wang  * the maximum mapped by the Linux kernel during initialization.
474765547dcSHaiying Wang  */
475a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux*/
476a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
477765547dcSHaiying Wang 
478765547dcSHaiying Wang #if defined(CONFIG_CMD_KGDB)
479765547dcSHaiying Wang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
480765547dcSHaiying Wang #endif
481765547dcSHaiying Wang 
482765547dcSHaiying Wang /*
483765547dcSHaiying Wang  * Environment Configuration
484765547dcSHaiying Wang  */
485765547dcSHaiying Wang #define CONFIG_HOSTNAME mpc8569mds
4868b3637c6SJoe Hershberger #define CONFIG_ROOTPATH  "/nfsroot"
487b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE  "your.uImage"
488765547dcSHaiying Wang 
489765547dcSHaiying Wang #define CONFIG_SERVERIP  192.168.1.1
490765547dcSHaiying Wang #define CONFIG_GATEWAYIP 192.168.1.1
491765547dcSHaiying Wang #define CONFIG_NETMASK   255.255.255.0
492765547dcSHaiying Wang 
493765547dcSHaiying Wang #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
494765547dcSHaiying Wang 
495765547dcSHaiying Wang #define	CONFIG_EXTRA_ENV_SETTINGS					\
496765547dcSHaiying Wang 	"netdev=eth0\0"							\
497765547dcSHaiying Wang 	"consoledev=ttyS0\0"						\
498765547dcSHaiying Wang 	"ramdiskaddr=600000\0"						\
499765547dcSHaiying Wang 	"ramdiskfile=your.ramdisk.u-boot\0"				\
500765547dcSHaiying Wang 	"fdtaddr=400000\0"						\
501765547dcSHaiying Wang 	"fdtfile=your.fdt.dtb\0"					\
502765547dcSHaiying Wang 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
503765547dcSHaiying Wang 	"nfsroot=$serverip:$rootpath "					\
504765547dcSHaiying Wang 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
505765547dcSHaiying Wang 	"console=$consoledev,$baudrate $othbootargs\0"			\
506765547dcSHaiying Wang 	"ramargs=setenv bootargs root=/dev/ram rw "			\
507765547dcSHaiying Wang 	"console=$consoledev,$baudrate $othbootargs\0"			\
508765547dcSHaiying Wang 
509765547dcSHaiying Wang #define CONFIG_NFSBOOTCOMMAND						\
510765547dcSHaiying Wang 	"run nfsargs;"							\
511765547dcSHaiying Wang 	"tftp $loadaddr $bootfile;"					\
512765547dcSHaiying Wang 	"tftp $fdtaddr $fdtfile;"					\
513765547dcSHaiying Wang 	"bootm $loadaddr - $fdtaddr"
514765547dcSHaiying Wang 
515765547dcSHaiying Wang #define CONFIG_RAMBOOTCOMMAND						\
516765547dcSHaiying Wang 	"run ramargs;"							\
517765547dcSHaiying Wang 	"tftp $ramdiskaddr $ramdiskfile;"				\
518765547dcSHaiying Wang 	"tftp $loadaddr $bootfile;"					\
519765547dcSHaiying Wang 	"bootm $loadaddr $ramdiskaddr"
520765547dcSHaiying Wang 
521765547dcSHaiying Wang #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
522765547dcSHaiying Wang 
523765547dcSHaiying Wang #endif	/* __CONFIG_H */
524