167431059SAndy Fleming /* 25f7bbd13SKumar Gala * Copyright 2004-2007, 2010-2011 Freescale Semiconductor. 367431059SAndy Fleming * 4*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 567431059SAndy Fleming */ 667431059SAndy Fleming 767431059SAndy Fleming /* 867431059SAndy Fleming * mpc8568mds board configuration file 967431059SAndy Fleming */ 1067431059SAndy Fleming #ifndef __CONFIG_H 1167431059SAndy Fleming #define __CONFIG_H 1267431059SAndy Fleming 1367431059SAndy Fleming /* High Level Configuration Options */ 1467431059SAndy Fleming #define CONFIG_BOOKE 1 /* BOOKE */ 1567431059SAndy Fleming #define CONFIG_E500 1 /* BOOKE e500 family */ 1667431059SAndy Fleming #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ 1767431059SAndy Fleming #define CONFIG_MPC8568 1 /* MPC8568 specific */ 1867431059SAndy Fleming #define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */ 1967431059SAndy Fleming 202ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 212ae18241SWolfgang Denk 225f7bbd13SKumar Gala #define CONFIG_SYS_SRIO 235f7bbd13SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 245f7bbd13SKumar Gala 251563f56eSHaiying Wang #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 261563f56eSHaiying Wang #define CONFIG_PCI1 1 /* PCI controller */ 271563f56eSHaiying Wang #define CONFIG_PCIE1 1 /* PCIE controller */ 281563f56eSHaiying Wang #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ 29842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 308ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 310151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 3267431059SAndy Fleming #define CONFIG_TSEC_ENET /* tsec ethernet support */ 33b96c83d4SAndy Fleming #define CONFIG_QE /* Enable QE */ 3467431059SAndy Fleming #define CONFIG_ENV_OVERWRITE 354d3521ccSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 3667431059SAndy Fleming 3767431059SAndy Fleming #ifndef __ASSEMBLY__ 3867431059SAndy Fleming extern unsigned long get_clock_freq(void); 3967431059SAndy Fleming #endif /*Replace a call to get_clock_freq (after it is implemented)*/ 4067431059SAndy Fleming #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */ 4167431059SAndy Fleming 4267431059SAndy Fleming /* 4367431059SAndy Fleming * These can be toggled for performance analysis, otherwise use default. 4467431059SAndy Fleming */ 457a1ac419SHaiying Wang #define CONFIG_L2_CACHE /* toggle L2 cache */ 4667431059SAndy Fleming #define CONFIG_BTB /* toggle branch predition */ 4767431059SAndy Fleming 4867431059SAndy Fleming /* 4967431059SAndy Fleming * Only possible on E500 Version 2 or newer cores. 5067431059SAndy Fleming */ 5167431059SAndy Fleming #define CONFIG_ENABLE_36BIT_PHYS 1 5267431059SAndy Fleming 5367431059SAndy Fleming 5467431059SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 5567431059SAndy Fleming 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 5867431059SAndy Fleming 59e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 60e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 6167431059SAndy Fleming 62e6f5b35bSJon Loeliger /* DDR Setup */ 63e6f5b35bSJon Loeliger #define CONFIG_FSL_DDR2 64e6f5b35bSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 65e6f5b35bSJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 66e6f5b35bSJon Loeliger #define CONFIG_DDR_SPD 679b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 68e6f5b35bSJon Loeliger 69e6f5b35bSJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 70e6f5b35bSJon Loeliger 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 7367431059SAndy Fleming 74e6f5b35bSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 75e6f5b35bSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 76e6f5b35bSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 7767431059SAndy Fleming 78e6f5b35bSJon Loeliger /* I2C addresses of SPD EEPROMs */ 79e6f5b35bSJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 80e6f5b35bSJon Loeliger 81e6f5b35bSJon Loeliger /* Make sure required options are set */ 8267431059SAndy Fleming #ifndef CONFIG_SPD_EEPROM 8367431059SAndy Fleming #error ("CONFIG_SPD_EEPROM is required") 8467431059SAndy Fleming #endif 8567431059SAndy Fleming 8667431059SAndy Fleming #undef CONFIG_CLOCKS_IN_MHZ 8767431059SAndy Fleming 8867431059SAndy Fleming /* 8967431059SAndy Fleming * Local Bus Definitions 9067431059SAndy Fleming */ 9167431059SAndy Fleming 9267431059SAndy Fleming /* 9367431059SAndy Fleming * FLASH on the Local Bus 9467431059SAndy Fleming * Two banks, 8M each, using the CFI driver. 9567431059SAndy Fleming * Boot from BR0/OR0 bank at 0xff00_0000 9667431059SAndy Fleming * Alternate BR1/OR1 bank at 0xff80_0000 9767431059SAndy Fleming * 9867431059SAndy Fleming * BR0, BR1: 9967431059SAndy Fleming * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 10067431059SAndy Fleming * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 10167431059SAndy Fleming * Port Size = 16 bits = BRx[19:20] = 10 10267431059SAndy Fleming * Use GPCM = BRx[24:26] = 000 10367431059SAndy Fleming * Valid = BRx[31] = 1 10467431059SAndy Fleming * 10567431059SAndy Fleming * 0 4 8 12 16 20 24 28 10667431059SAndy Fleming * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 10767431059SAndy Fleming * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 10867431059SAndy Fleming * 10967431059SAndy Fleming * OR0, OR1: 11067431059SAndy Fleming * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 11167431059SAndy Fleming * Reserved ORx[17:18] = 11, confusion here? 11267431059SAndy Fleming * CSNT = ORx[20] = 1 11367431059SAndy Fleming * ACS = half cycle delay = ORx[21:22] = 11 11467431059SAndy Fleming * SCY = 6 = ORx[24:27] = 0110 11567431059SAndy Fleming * TRLX = use relaxed timing = ORx[29] = 1 11667431059SAndy Fleming * EAD = use external address latch delay = OR[31] = 1 11767431059SAndy Fleming * 11867431059SAndy Fleming * 0 4 8 12 16 20 24 28 11967431059SAndy Fleming * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 12067431059SAndy Fleming */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR_BASE 0xf8000000 12267431059SAndy Fleming 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ 12467431059SAndy Fleming 12567431059SAndy Fleming /*Chip select 0 - Flash*/ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xfe001001 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 12867431059SAndy Fleming 12967431059SAndy Fleming /*Chip slelect 1 - BCSR*/ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xf8000801 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 13267431059SAndy Fleming 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 13967431059SAndy Fleming 14014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 14167431059SAndy Fleming 14200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 14567431059SAndy Fleming 14667431059SAndy Fleming 14767431059SAndy Fleming /* 14867431059SAndy Fleming * SDRAM on the LocalBus 14967431059SAndy Fleming */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 15267431059SAndy Fleming 15367431059SAndy Fleming 15467431059SAndy Fleming /*Chip select 2 - SDRAM*/ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 15767431059SAndy Fleming 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 16267431059SAndy Fleming 16367431059SAndy Fleming /* 16467431059SAndy Fleming * Common settings for all Local Bus SDRAM commands. 16567431059SAndy Fleming * At run time, either BSMA1516 (for CPU 1.1) 16667431059SAndy Fleming * or BSMA1617 (for CPU 1.0) (old) 16767431059SAndy Fleming * is OR'ed in too. 16867431059SAndy Fleming */ 169b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 170b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 171b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 172b0fe93edSKumar Gala | LSDMR_BL8 \ 173b0fe93edSKumar Gala | LSDMR_WRC4 \ 174b0fe93edSKumar Gala | LSDMR_CL3 \ 175b0fe93edSKumar Gala | LSDMR_RFEN \ 17667431059SAndy Fleming ) 17767431059SAndy Fleming 17867431059SAndy Fleming /* 17967431059SAndy Fleming * The bcsr registers are connected to CS3 on MDS. 18067431059SAndy Fleming * The new memory map places bcsr at 0xf8000000. 18167431059SAndy Fleming * 18267431059SAndy Fleming * For BR3, need: 18367431059SAndy Fleming * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 18467431059SAndy Fleming * port-size = 8-bits = BR[19:20] = 01 18567431059SAndy Fleming * no parity checking = BR[21:22] = 00 18667431059SAndy Fleming * GPMC for MSEL = BR[24:26] = 000 18767431059SAndy Fleming * Valid = BR[31] = 1 18867431059SAndy Fleming * 18967431059SAndy Fleming * 0 4 8 12 16 20 24 28 19067431059SAndy Fleming * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 19167431059SAndy Fleming * 19267431059SAndy Fleming * For OR3, need: 19367431059SAndy Fleming * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 19467431059SAndy Fleming * disable buffer ctrl OR[19] = 0 19567431059SAndy Fleming * CSNT OR[20] = 1 19667431059SAndy Fleming * ACS OR[21:22] = 11 19767431059SAndy Fleming * XACS OR[23] = 1 19867431059SAndy Fleming * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 19967431059SAndy Fleming * SETA OR[28] = 0 20067431059SAndy Fleming * TRLX OR[29] = 1 20167431059SAndy Fleming * EHTR OR[30] = 1 20267431059SAndy Fleming * EAD extra time OR[31] = 1 20367431059SAndy Fleming * 20467431059SAndy Fleming * 0 4 8 12 16 20 24 28 20567431059SAndy Fleming * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 20667431059SAndy Fleming */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR (0xf8000000) 20867431059SAndy Fleming 20967431059SAndy Fleming /*Chip slelect 4 - PIB*/ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xf8008801 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 21267431059SAndy Fleming 21367431059SAndy Fleming /*Chip select 5 - PIB*/ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM 0xf8010801 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM 0xffff69f7 21667431059SAndy Fleming 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 219553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 22067431059SAndy Fleming 22125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 22367431059SAndy Fleming 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 22667431059SAndy Fleming 22767431059SAndy Fleming /* Serial Port */ 22867431059SAndy Fleming #define CONFIG_CONS_INDEX 1 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 23367431059SAndy Fleming 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 23567431059SAndy Fleming {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 23667431059SAndy Fleming 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 23967431059SAndy Fleming 24067431059SAndy Fleming /* Use the HUSH parser*/ 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 24367431059SAndy Fleming #endif 24467431059SAndy Fleming 24567431059SAndy Fleming /* pass open firmware flat tree */ 246c480861bSKumar Gala #define CONFIG_OF_LIBFDT 1 24767431059SAndy Fleming #define CONFIG_OF_BOARD_SETUP 1 248c480861bSKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 24967431059SAndy Fleming 25067431059SAndy Fleming /* 25167431059SAndy Fleming * I2C 25267431059SAndy Fleming */ 25367431059SAndy Fleming #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 25467431059SAndy Fleming #define CONFIG_HARD_I2C /* I2C with hardware support*/ 25567431059SAndy Fleming #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 256c59e4091SHaiying Wang #define CONFIG_I2C_MULTI_BUS 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 26367431059SAndy Fleming 26467431059SAndy Fleming /* 26567431059SAndy Fleming * General PCI 26667431059SAndy Fleming * Memory Addresses are mapped 1-1. I/O is mapped from 0 26767431059SAndy Fleming */ 2685af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 26910795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2705af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 272aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 2735f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */ 27667431059SAndy Fleming 2773f6f9d76SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot" 2785af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 27910795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 2805af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 282aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 2835f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 28667431059SAndy Fleming 2875f7bbd13SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000 2885f7bbd13SKumar Gala #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000 2895f7bbd13SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS 2905f7bbd13SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 29167431059SAndy Fleming 292da9d4610SAndy Fleming #ifdef CONFIG_QE 293da9d4610SAndy Fleming /* 294da9d4610SAndy Fleming * QE UEC ethernet configuration 295da9d4610SAndy Fleming */ 296da9d4610SAndy Fleming #define CONFIG_UEC_ETH 297da9d4610SAndy Fleming #ifndef CONFIG_TSEC_ENET 29878b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 299da9d4610SAndy Fleming #endif 300da9d4610SAndy Fleming #define CONFIG_PHY_MODE_NEED_CHANGE 301da9d4610SAndy Fleming #define CONFIG_eTSEC_MDIO_BUS 302da9d4610SAndy Fleming 303da9d4610SAndy Fleming #ifdef CONFIG_eTSEC_MDIO_BUS 304da9d4610SAndy Fleming #define CONFIG_MIIM_ADDRESS 0xE0024520 305da9d4610SAndy Fleming #endif 306da9d4610SAndy Fleming 307da9d4610SAndy Fleming #define CONFIG_UEC_ETH1 /* GETH1 */ 308da9d4610SAndy Fleming 309da9d4610SAndy Fleming #ifdef CONFIG_UEC_ETH1 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 7 315865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 316582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 317da9d4610SAndy Fleming #endif 318da9d4610SAndy Fleming 319da9d4610SAndy Fleming #define CONFIG_UEC_ETH2 /* GETH2 */ 320da9d4610SAndy Fleming 321da9d4610SAndy Fleming #ifdef CONFIG_UEC_ETH2 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 1 327865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID 328582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 329da9d4610SAndy Fleming #endif 330da9d4610SAndy Fleming #endif /* CONFIG_QE */ 331da9d4610SAndy Fleming 332f30ad49bSHaiying Wang #if defined(CONFIG_PCI) 333f30ad49bSHaiying Wang 334f30ad49bSHaiying Wang #define CONFIG_PCI_PNP /* do pci plug-and-play */ 335f30ad49bSHaiying Wang 33667431059SAndy Fleming #undef CONFIG_EEPRO100 33767431059SAndy Fleming #undef CONFIG_TULIP 33867431059SAndy Fleming 33967431059SAndy Fleming #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 34167431059SAndy Fleming 34267431059SAndy Fleming #endif /* CONFIG_PCI */ 34367431059SAndy Fleming 344da9d4610SAndy Fleming #if defined(CONFIG_TSEC_ENET) 345da9d4610SAndy Fleming 34667431059SAndy Fleming #define CONFIG_MII 1 /* MII PHY management */ 347255a3577SKim Phillips #define CONFIG_TSEC1 1 348255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC0" 349255a3577SKim Phillips #define CONFIG_TSEC2 1 350255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC1" 35167431059SAndy Fleming 35267431059SAndy Fleming #define TSEC1_PHY_ADDR 2 35367431059SAndy Fleming #define TSEC2_PHY_ADDR 3 35467431059SAndy Fleming 35567431059SAndy Fleming #define TSEC1_PHYIDX 0 35667431059SAndy Fleming #define TSEC2_PHYIDX 0 35767431059SAndy Fleming 3583a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3593a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 3603a79013eSAndy Fleming 361b96c83d4SAndy Fleming /* Options are: eTSEC[0-1] */ 36267431059SAndy Fleming #define CONFIG_ETHPRIME "eTSEC0" 36367431059SAndy Fleming 36467431059SAndy Fleming #endif /* CONFIG_TSEC_ENET */ 36567431059SAndy Fleming 36667431059SAndy Fleming /* 36767431059SAndy Fleming * Environment 36867431059SAndy Fleming */ 3695a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3710e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3720e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 37367431059SAndy Fleming 37467431059SAndy Fleming #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 37667431059SAndy Fleming 3772835e518SJon Loeliger 3782835e518SJon Loeliger /* 379079a136cSJon Loeliger * BOOTP options 380079a136cSJon Loeliger */ 381079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 382079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH 383079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY 384079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME 385079a136cSJon Loeliger 386079a136cSJon Loeliger 387079a136cSJon Loeliger /* 3882835e518SJon Loeliger * Command line configuration. 3892835e518SJon Loeliger */ 3902835e518SJon Loeliger #include <config_cmd_default.h> 3912835e518SJon Loeliger 3922835e518SJon Loeliger #define CONFIG_CMD_PING 3932835e518SJon Loeliger #define CONFIG_CMD_I2C 3942835e518SJon Loeliger #define CONFIG_CMD_MII 39582ac8c97SKumar Gala #define CONFIG_CMD_ELF 3961c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 3971c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 398199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3992835e518SJon Loeliger 40067431059SAndy Fleming #if defined(CONFIG_PCI) 4012835e518SJon Loeliger #define CONFIG_CMD_PCI 40267431059SAndy Fleming #endif 4032835e518SJon Loeliger 40467431059SAndy Fleming 40567431059SAndy Fleming #undef CONFIG_WATCHDOG /* watchdog disabled */ 40667431059SAndy Fleming 40767431059SAndy Fleming /* 40867431059SAndy Fleming * Miscellaneous configurable options 40967431059SAndy Fleming */ 4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 41122abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4125be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4152835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 41767431059SAndy Fleming #else 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 41967431059SAndy Fleming #endif 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 42467431059SAndy Fleming 42567431059SAndy Fleming /* 42667431059SAndy Fleming * For booting Linux, the board info and command line data 427a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 42867431059SAndy Fleming * the maximum mapped by the Linux kernel during initialization. 42967431059SAndy Fleming */ 430a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 431a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 43267431059SAndy Fleming 4332835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 43467431059SAndy Fleming #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 43567431059SAndy Fleming #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 43667431059SAndy Fleming #endif 43767431059SAndy Fleming 43867431059SAndy Fleming /* 43967431059SAndy Fleming * Environment Configuration 44067431059SAndy Fleming */ 44167431059SAndy Fleming 44267431059SAndy Fleming /* The mac addresses for all ethernet interface */ 443da9d4610SAndy Fleming #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH) 444da9d4610SAndy Fleming #define CONFIG_HAS_ETH0 44567431059SAndy Fleming #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 44667431059SAndy Fleming #define CONFIG_HAS_ETH1 44767431059SAndy Fleming #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 44867431059SAndy Fleming #define CONFIG_HAS_ETH2 44967431059SAndy Fleming #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 450da9d4610SAndy Fleming #define CONFIG_HAS_ETH3 451da9d4610SAndy Fleming #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 45267431059SAndy Fleming #endif 45367431059SAndy Fleming 45467431059SAndy Fleming #define CONFIG_IPADDR 192.168.1.253 45567431059SAndy Fleming 45667431059SAndy Fleming #define CONFIG_HOSTNAME unknown 4578b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 458b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 45967431059SAndy Fleming 46067431059SAndy Fleming #define CONFIG_SERVERIP 192.168.1.1 46167431059SAndy Fleming #define CONFIG_GATEWAYIP 192.168.1.1 46267431059SAndy Fleming #define CONFIG_NETMASK 255.255.255.0 46367431059SAndy Fleming 46467431059SAndy Fleming #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 46567431059SAndy Fleming 46667431059SAndy Fleming #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 46767431059SAndy Fleming #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 46867431059SAndy Fleming 46967431059SAndy Fleming #define CONFIG_BAUDRATE 115200 47067431059SAndy Fleming 47167431059SAndy Fleming #define CONFIG_EXTRA_ENV_SETTINGS \ 47267431059SAndy Fleming "netdev=eth0\0" \ 47367431059SAndy Fleming "consoledev=ttyS0\0" \ 47467431059SAndy Fleming "ramdiskaddr=600000\0" \ 47567431059SAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 47667431059SAndy Fleming "fdtaddr=400000\0" \ 47767431059SAndy Fleming "fdtfile=your.fdt.dtb\0" \ 47867431059SAndy Fleming "nfsargs=setenv bootargs root=/dev/nfs rw " \ 47967431059SAndy Fleming "nfsroot=$serverip:$rootpath " \ 48067431059SAndy Fleming "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 48167431059SAndy Fleming "console=$consoledev,$baudrate $othbootargs\0" \ 48267431059SAndy Fleming "ramargs=setenv bootargs root=/dev/ram rw " \ 48367431059SAndy Fleming "console=$consoledev,$baudrate $othbootargs\0" \ 48467431059SAndy Fleming 48567431059SAndy Fleming 48667431059SAndy Fleming #define CONFIG_NFSBOOTCOMMAND \ 48767431059SAndy Fleming "run nfsargs;" \ 48867431059SAndy Fleming "tftp $loadaddr $bootfile;" \ 48967431059SAndy Fleming "tftp $fdtaddr $fdtfile;" \ 49067431059SAndy Fleming "bootm $loadaddr - $fdtaddr" 49167431059SAndy Fleming 49267431059SAndy Fleming 49367431059SAndy Fleming #define CONFIG_RAMBOOTCOMMAND \ 49467431059SAndy Fleming "run ramargs;" \ 49567431059SAndy Fleming "tftp $ramdiskaddr $ramdiskfile;" \ 49667431059SAndy Fleming "tftp $loadaddr $bootfile;" \ 49767431059SAndy Fleming "bootm $loadaddr $ramdiskaddr" 49867431059SAndy Fleming 49967431059SAndy Fleming #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 50067431059SAndy Fleming 50167431059SAndy Fleming #endif /* __CONFIG_H */ 502