142d1f039Swdenk /* 20ac6f8b7Swdenk * Copyright 2004 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 642d1f039Swdenk * See file CREDITS for list of people who contributed to this 742d1f039Swdenk * project. 842d1f039Swdenk * 942d1f039Swdenk * This program is free software; you can redistribute it and/or 1042d1f039Swdenk * modify it under the terms of the GNU General Public License as 1142d1f039Swdenk * published by the Free Software Foundation; either version 2 of 1242d1f039Swdenk * the License, or (at your option) any later version. 1342d1f039Swdenk * 1442d1f039Swdenk * This program is distributed in the hope that it will be useful, 1542d1f039Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1642d1f039Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1742d1f039Swdenk * GNU General Public License for more details. 1842d1f039Swdenk * 1942d1f039Swdenk * You should have received a copy of the GNU General Public License 2042d1f039Swdenk * along with this program; if not, write to the Free Software 2142d1f039Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2242d1f039Swdenk * MA 02111-1307 USA 2342d1f039Swdenk */ 2442d1f039Swdenk 250ac6f8b7Swdenk /* 260ac6f8b7Swdenk * mpc8560ads board configuration file 270ac6f8b7Swdenk * 280ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 290ac6f8b7Swdenk * 300ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 310ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 3242d1f039Swdenk */ 3342d1f039Swdenk 3442d1f039Swdenk #ifndef __CONFIG_H 3542d1f039Swdenk #define __CONFIG_H 3642d1f039Swdenk 3742d1f039Swdenk /* High Level Configuration Options */ 3842d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3942d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 4042d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 419c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 4242d1f039Swdenk #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */ 4342d1f039Swdenk 440ac6f8b7Swdenk #define CONFIG_PCI 4542d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4642d1f039Swdenk #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ 4742d1f039Swdenk #define CONFIG_ENV_OVERWRITE 4842d1f039Swdenk #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 4942d1f039Swdenk #define CONFIG_DDR_DLL /* possible DLL fix needed */ 500ac6f8b7Swdenk #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ 5142d1f039Swdenk 52d9b94f28SJon Loeliger #define CONFIG_DDR_ECC /* only for ECC DDR module */ 53d9b94f28SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 54d9b94f28SJon Loeliger 5542d1f039Swdenk 560ac6f8b7Swdenk /* 570ac6f8b7Swdenk * sysclk for MPC85xx 580ac6f8b7Swdenk * 590ac6f8b7Swdenk * Two valid values are: 600ac6f8b7Swdenk * 33000000 610ac6f8b7Swdenk * 66000000 620ac6f8b7Swdenk * 630ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 649aea9530Swdenk * is likely the desired value here, so that is now the default. 659aea9530Swdenk * The board, however, can run at 66MHz. In any event, this value 669aea9530Swdenk * must match the settings of some switches. Details can be found 679aea9530Swdenk * in the README.mpc85xxads. 680ac6f8b7Swdenk */ 690ac6f8b7Swdenk 709aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ 719aea9530Swdenk #define CONFIG_SYS_CLK_FREQ 33000000 7242d1f039Swdenk #endif 7342d1f039Swdenk 749aea9530Swdenk 750ac6f8b7Swdenk /* 760ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 770ac6f8b7Swdenk */ 7842d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 790ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 800ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 8142d1f039Swdenk 820ac6f8b7Swdenk #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 830ac6f8b7Swdenk 840ac6f8b7Swdenk #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 8542d1f039Swdenk 8642d1f039Swdenk #undef CFG_DRAM_TEST /* memory test, takes time */ 8742d1f039Swdenk #define CFG_MEMTEST_START 0x00200000 /* memtest region */ 8842d1f039Swdenk #define CFG_MEMTEST_END 0x00400000 8942d1f039Swdenk 9042d1f039Swdenk 9142d1f039Swdenk /* 9242d1f039Swdenk * Base addresses -- Note these are effective addresses where the 9342d1f039Swdenk * actual resources get mapped (not physical addresses) 9442d1f039Swdenk */ 9542d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 960ac6f8b7Swdenk #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 9742d1f039Swdenk #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ 9842d1f039Swdenk 999aea9530Swdenk 1009aea9530Swdenk /* 1019aea9530Swdenk * DDR Setup 1029aea9530Swdenk */ 10342d1f039Swdenk #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 10442d1f039Swdenk #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE 1059aea9530Swdenk 1069aea9530Swdenk #if defined(CONFIG_SPD_EEPROM) 1079aea9530Swdenk /* 1089aea9530Swdenk * Determine DDR configuration from I2C interface. 1099aea9530Swdenk */ 1109aea9530Swdenk #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 1119aea9530Swdenk 1129aea9530Swdenk #else 1139aea9530Swdenk /* 1149aea9530Swdenk * Manually set up DDR parameters 1159aea9530Swdenk */ 11642d1f039Swdenk #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */ 1179aea9530Swdenk #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 1189aea9530Swdenk #define CFG_DDR_CS0_CONFIG 0x80000002 1199aea9530Swdenk #define CFG_DDR_TIMING_1 0x37344321 1209aea9530Swdenk #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1219aea9530Swdenk #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1229aea9530Swdenk #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 1239aea9530Swdenk #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 1249aea9530Swdenk #endif 1259aea9530Swdenk 12642d1f039Swdenk 1270ac6f8b7Swdenk /* 1280ac6f8b7Swdenk * SDRAM on the Local Bus 1290ac6f8b7Swdenk */ 1300ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 13142d1f039Swdenk #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 13242d1f039Swdenk 13342d1f039Swdenk #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 13442d1f039Swdenk #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */ 13542d1f039Swdenk 13642d1f039Swdenk #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 13742d1f039Swdenk #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 13842d1f039Swdenk #define CFG_MAX_FLASH_SECT 64 /* sectors per device */ 13942d1f039Swdenk #undef CFG_FLASH_CHECKSUM 1400ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1410ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 14242d1f039Swdenk 14342d1f039Swdenk #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 14442d1f039Swdenk 14542d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 14642d1f039Swdenk #define CFG_RAMBOOT 14742d1f039Swdenk #else 14842d1f039Swdenk #undef CFG_RAMBOOT 14942d1f039Swdenk #endif 15042d1f039Swdenk 151cf33678eSwdenk #define CFG_FLASH_CFI_DRIVER 152cf33678eSwdenk #define CFG_FLASH_CFI 153cf33678eSwdenk #define CFG_FLASH_EMPTY_INFO 15442d1f039Swdenk 1550ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 1560ac6f8b7Swdenk 15742d1f039Swdenk 1580ac6f8b7Swdenk /* 1590ac6f8b7Swdenk * Local Bus Definitions 1600ac6f8b7Swdenk */ 1610ac6f8b7Swdenk 1620ac6f8b7Swdenk /* 1630ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1640ac6f8b7Swdenk * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 1650ac6f8b7Swdenk * 1660ac6f8b7Swdenk * For BR2, need: 1670ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 1680ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 1690ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 1700ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 1710ac6f8b7Swdenk * Valid = BR[31] = 1 1720ac6f8b7Swdenk * 1730ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1740ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 1750ac6f8b7Swdenk * 1760ac6f8b7Swdenk * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 1770ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 1780ac6f8b7Swdenk */ 1790ac6f8b7Swdenk 1800ac6f8b7Swdenk #define CFG_BR2_PRELIM 0xf0001861 1810ac6f8b7Swdenk 1820ac6f8b7Swdenk /* 1830ac6f8b7Swdenk * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 1840ac6f8b7Swdenk * 1850ac6f8b7Swdenk * For OR2, need: 1860ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 1870ac6f8b7Swdenk * XAM, OR2[17:18] = 11 1880ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 1890ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 1900ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 1910ac6f8b7Swdenk * 1920ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1930ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 1940ac6f8b7Swdenk */ 1950ac6f8b7Swdenk 19642d1f039Swdenk #define CFG_OR2_PRELIM 0xfc006901 1970ac6f8b7Swdenk 1980ac6f8b7Swdenk #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1990ac6f8b7Swdenk #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ 2000ac6f8b7Swdenk #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 2010ac6f8b7Swdenk #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 2020ac6f8b7Swdenk 2030ac6f8b7Swdenk /* 2040ac6f8b7Swdenk * LSDMR masks 2050ac6f8b7Swdenk */ 2060ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 2070ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 2080ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 2090ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 2100ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 2110ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 2120ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 2130ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 2140ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 2150ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 2160ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 2170ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 2180ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 2190ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 2200ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 2210ac6f8b7Swdenk 2220ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 2230ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 2240ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 2250ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 2260ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 2270ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 2280ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 2290ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 2300ac6f8b7Swdenk 2310ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \ 2320ac6f8b7Swdenk | CFG_LBC_LSDMR_RFCR5 \ 2330ac6f8b7Swdenk | CFG_LBC_LSDMR_PRETOACT3 \ 2340ac6f8b7Swdenk | CFG_LBC_LSDMR_ACTTORW3 \ 2350ac6f8b7Swdenk | CFG_LBC_LSDMR_BL8 \ 2360ac6f8b7Swdenk | CFG_LBC_LSDMR_WRC2 \ 2370ac6f8b7Swdenk | CFG_LBC_LSDMR_CL3 \ 2380ac6f8b7Swdenk | CFG_LBC_LSDMR_RFEN \ 2390ac6f8b7Swdenk ) 2400ac6f8b7Swdenk 2410ac6f8b7Swdenk /* 2420ac6f8b7Swdenk * SDRAM Controller configuration sequence. 2430ac6f8b7Swdenk */ 2440ac6f8b7Swdenk #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 2459aea9530Swdenk | CFG_LBC_LSDMR_OP_PCHALL) 2460ac6f8b7Swdenk #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 2479aea9530Swdenk | CFG_LBC_LSDMR_OP_ARFRSH) 2480ac6f8b7Swdenk #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 2499aea9530Swdenk | CFG_LBC_LSDMR_OP_ARFRSH) 2500ac6f8b7Swdenk #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 2519aea9530Swdenk | CFG_LBC_LSDMR_OP_MRW) 2520ac6f8b7Swdenk #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 2539aea9530Swdenk | CFG_LBC_LSDMR_OP_NORMAL) 2540ac6f8b7Swdenk 25542d1f039Swdenk 2569aea9530Swdenk /* 2579aea9530Swdenk * 32KB, 8-bit wide for ADS config reg 2589aea9530Swdenk */ 2599aea9530Swdenk #define CFG_BR4_PRELIM 0xf8000801 26042d1f039Swdenk #define CFG_OR4_PRELIM 0xffffe1f1 26142d1f039Swdenk #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000) 26242d1f039Swdenk 26342d1f039Swdenk #define CONFIG_L1_INIT_RAM 26442d1f039Swdenk #define CFG_INIT_RAM_LOCK 1 2659aea9530Swdenk #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 26642d1f039Swdenk #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ 26742d1f039Swdenk 26842d1f039Swdenk #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ 26942d1f039Swdenk #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 27042d1f039Swdenk #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 27142d1f039Swdenk 272a1191902Swdenk #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 27342d1f039Swdenk #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 27442d1f039Swdenk 27542d1f039Swdenk /* Serial Port */ 27642d1f039Swdenk #define CONFIG_CONS_ON_SCC /* define if console on SCC */ 27742d1f039Swdenk #undef CONFIG_CONS_NONE /* define if console on something else */ 27842d1f039Swdenk #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ 27942d1f039Swdenk 28042d1f039Swdenk #define CONFIG_BAUDRATE 115200 28142d1f039Swdenk 28242d1f039Swdenk #define CFG_BAUDRATE_TABLE \ 28342d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 28442d1f039Swdenk 28542d1f039Swdenk /* Use the HUSH parser */ 28642d1f039Swdenk #define CFG_HUSH_PARSER 28742d1f039Swdenk #ifdef CFG_HUSH_PARSER 28842d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> " 28942d1f039Swdenk #endif 29042d1f039Swdenk 2910e16387dSMatthew McClintock /* pass open firmware flat tree */ 2920e16387dSMatthew McClintock #define CONFIG_OF_FLAT_TREE 1 2930e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 2940e16387dSMatthew McClintock 2950e16387dSMatthew McClintock /* maximum size of the flat tree (8K) */ 2960e16387dSMatthew McClintock #define OF_FLAT_TREE_MAX_SIZE 8192 2970e16387dSMatthew McClintock 2980e16387dSMatthew McClintock #define OF_CPU "PowerPC,8560@0" 2990e16387dSMatthew McClintock #define OF_SOC "soc8560@e0000000" 3000e16387dSMatthew McClintock #define OF_TBCLK (bd->bi_busfreq / 8) 3010e16387dSMatthew McClintock #define OF_STDOUT_PATH "/soc8560@e0000000/serial@4500" 3020e16387dSMatthew McClintock 30320476726SJon Loeliger /* 30420476726SJon Loeliger * I2C 30520476726SJon Loeliger */ 30620476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 30742d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 30842d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 30942d1f039Swdenk #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 31042d1f039Swdenk #define CFG_I2C_SLAVE 0x7F 31142d1f039Swdenk #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 31220476726SJon Loeliger #define CFG_I2C_OFFSET 0x3000 31342d1f039Swdenk 3140ac6f8b7Swdenk /* RapidIO MMU */ 3150ac6f8b7Swdenk #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */ 3160ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE 3170ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */ 31842d1f039Swdenk 3190ac6f8b7Swdenk /* 3200ac6f8b7Swdenk * General PCI 321362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 3220ac6f8b7Swdenk */ 3230ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE 0x80000000 3240ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 3250ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 326362dd830SSergei Shtylyov #define CFG_PCI1_IO_BASE 0x00000000 327362dd830SSergei Shtylyov #define CFG_PCI1_IO_PHYS 0xe2000000 328362dd830SSergei Shtylyov #define CFG_PCI1_IO_SIZE 0x100000 /* 1M */ 3290ac6f8b7Swdenk 3300ac6f8b7Swdenk #if defined(CONFIG_PCI) 3310ac6f8b7Swdenk 33242d1f039Swdenk #define CONFIG_NET_MULTI 33342d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3340ac6f8b7Swdenk 3350ac6f8b7Swdenk #undef CONFIG_EEPRO100 3360ac6f8b7Swdenk #undef CONFIG_TULIP 3370ac6f8b7Swdenk 33842d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 33942d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 34042d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 34142d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 34242d1f039Swdenk #endif 3430ac6f8b7Swdenk 3440ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 34542d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 3460ac6f8b7Swdenk 3470ac6f8b7Swdenk #endif /* CONFIG_PCI */ 3480ac6f8b7Swdenk 3490ac6f8b7Swdenk 350ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET 3510ac6f8b7Swdenk 3520ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI 35342d1f039Swdenk #define CONFIG_NET_MULTI 1 3540ac6f8b7Swdenk #endif 3550ac6f8b7Swdenk 356ccc091aaSAndy Fleming #ifndef CONFIG_MII 35742d1f039Swdenk #define CONFIG_MII 1 /* MII PHY management */ 358ccc091aaSAndy Fleming #endif 359255a3577SKim Phillips #define CONFIG_TSEC1 1 360255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 361255a3577SKim Phillips #define CONFIG_TSEC2 1 362255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 3630ac6f8b7Swdenk #undef CONFIG_MPC85XX_FEC 3640ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 3650ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 3660ac6f8b7Swdenk #define TSEC1_PHYIDX 0 3670ac6f8b7Swdenk #define TSEC2_PHYIDX 0 368d9b94f28SJon Loeliger 369d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 370d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 3710ac6f8b7Swdenk 372ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */ 3730ac6f8b7Swdenk 374ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */ 375ccc091aaSAndy Fleming 37642d1f039Swdenk #undef CONFIG_ETHER_NONE /* define if ether on something else */ 37742d1f039Swdenk #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ 3780ac6f8b7Swdenk 37942d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2) 38042d1f039Swdenk /* 38142d1f039Swdenk * - Rx-CLK is CLK13 38242d1f039Swdenk * - Tx-CLK is CLK14 38342d1f039Swdenk * - Select bus for bd/buffers 38442d1f039Swdenk * - Full duplex 38542d1f039Swdenk */ 38642d1f039Swdenk #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) 38742d1f039Swdenk #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) 38842d1f039Swdenk #define CFG_CPMFCR_RAMTYPE 0 38942d1f039Swdenk #define CFG_FCC_PSMR (FCC_PSMR_FDE) 39042d1f039Swdenk #define FETH2_RST 0x01 39142d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3) 39242d1f039Swdenk /* need more definitions here for FE3 */ 39342d1f039Swdenk #define FETH3_RST 0x80 39442d1f039Swdenk #endif /* CONFIG_ETHER_INDEX */ 3950ac6f8b7Swdenk 396ccc091aaSAndy Fleming #ifndef CONFIG_MII 397ccc091aaSAndy Fleming #define CONFIG_MII 1 /* MII PHY management */ 398ccc091aaSAndy Fleming #endif 399ccc091aaSAndy Fleming 40042d1f039Swdenk #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ 4010ac6f8b7Swdenk 40242d1f039Swdenk /* 40342d1f039Swdenk * GPIO pins used for bit-banged MII communications 40442d1f039Swdenk */ 40542d1f039Swdenk #define MDIO_PORT 2 /* Port C */ 40642d1f039Swdenk #define MDIO_ACTIVE (iop->pdir |= 0x00400000) 40742d1f039Swdenk #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) 40842d1f039Swdenk #define MDIO_READ ((iop->pdat & 0x00400000) != 0) 40942d1f039Swdenk 41042d1f039Swdenk #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ 41142d1f039Swdenk else iop->pdat &= ~0x00400000 41242d1f039Swdenk 41342d1f039Swdenk #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ 41442d1f039Swdenk else iop->pdat &= ~0x00200000 41542d1f039Swdenk 41642d1f039Swdenk #define MIIDELAY udelay(1) 4170ac6f8b7Swdenk 41842d1f039Swdenk #endif 41942d1f039Swdenk 4200ac6f8b7Swdenk 4210ac6f8b7Swdenk /* 4220ac6f8b7Swdenk * Environment 4230ac6f8b7Swdenk */ 42442d1f039Swdenk #ifndef CFG_RAMBOOT 42542d1f039Swdenk #define CFG_ENV_IS_IN_FLASH 1 42642d1f039Swdenk #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 4270ac6f8b7Swdenk #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 42842d1f039Swdenk #define CFG_ENV_SIZE 0x2000 42942d1f039Swdenk #else 43042d1f039Swdenk #define CFG_NO_FLASH 1 /* Flash is not usable now */ 43142d1f039Swdenk #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 43242d1f039Swdenk #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 43342d1f039Swdenk #define CFG_ENV_SIZE 0x2000 43442d1f039Swdenk #endif 43542d1f039Swdenk 43642d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 43742d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 43842d1f039Swdenk 4399aea9530Swdenk #if defined(CFG_RAMBOOT) 44042d1f039Swdenk #if defined(CONFIG_PCI) 4410ac6f8b7Swdenk #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 4420ac6f8b7Swdenk | CFG_CMD_PING \ 4439aea9530Swdenk | CFG_CMD_PCI \ 4440ac6f8b7Swdenk | CFG_CMD_I2C) \ 4450ac6f8b7Swdenk & \ 4460ac6f8b7Swdenk ~(CFG_CMD_ENV \ 4470ac6f8b7Swdenk | CFG_CMD_LOADS)) 44842d1f039Swdenk #elif defined(CONFIG_TSEC_ENET) 4490ac6f8b7Swdenk #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 4500ac6f8b7Swdenk | CFG_CMD_PING \ 4510ac6f8b7Swdenk | CFG_CMD_I2C) \ 4520ac6f8b7Swdenk & ~(CFG_CMD_ENV)) 45342d1f039Swdenk #elif defined(CONFIG_ETHER_ON_FCC) 4540ac6f8b7Swdenk #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 4550ac6f8b7Swdenk | CFG_CMD_MII \ 4560ac6f8b7Swdenk | CFG_CMD_PING \ 4570ac6f8b7Swdenk | CFG_CMD_I2C) \ 4580ac6f8b7Swdenk & ~(CFG_CMD_ENV)) 45942d1f039Swdenk #endif 46042d1f039Swdenk #else 46142d1f039Swdenk #if defined(CONFIG_PCI) 4620ac6f8b7Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 4630ac6f8b7Swdenk | CFG_CMD_PCI \ 4640ac6f8b7Swdenk | CFG_CMD_PING \ 465ccc091aaSAndy Fleming | CFG_CMD_MII \ 4660ac6f8b7Swdenk | CFG_CMD_I2C) 46742d1f039Swdenk #elif defined(CONFIG_TSEC_ENET) 4680ac6f8b7Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 4690ac6f8b7Swdenk | CFG_CMD_PING \ 470ccc091aaSAndy Fleming | CFG_CMD_I2C \ 471ccc091aaSAndy Fleming | CFG_CMD_MII) 47242d1f039Swdenk #elif defined(CONFIG_ETHER_ON_FCC) 4730ac6f8b7Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 4740ac6f8b7Swdenk | CFG_CMD_MII \ 4750ac6f8b7Swdenk | CFG_CMD_PING \ 4760ac6f8b7Swdenk | CFG_CMD_I2C) 47742d1f039Swdenk #endif 47842d1f039Swdenk #endif 4790ac6f8b7Swdenk 48042d1f039Swdenk #include <cmd_confdefs.h> 48142d1f039Swdenk 48242d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 48342d1f039Swdenk 48442d1f039Swdenk /* 48542d1f039Swdenk * Miscellaneous configurable options 48642d1f039Swdenk */ 48742d1f039Swdenk #define CFG_LONGHELP /* undef to save memory */ 4880ac6f8b7Swdenk #define CFG_LOAD_ADDR 0x1000000 /* default load address */ 4890ac6f8b7Swdenk #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 4900ac6f8b7Swdenk 49142d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 49242d1f039Swdenk #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 49342d1f039Swdenk #else 49442d1f039Swdenk #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 49542d1f039Swdenk #endif 4960ac6f8b7Swdenk 49742d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 49842d1f039Swdenk #define CFG_MAXARGS 16 /* max number of command args */ 49942d1f039Swdenk #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 50042d1f039Swdenk #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 50142d1f039Swdenk 50242d1f039Swdenk /* 50342d1f039Swdenk * For booting Linux, the board info and command line data 50442d1f039Swdenk * have to be in the first 8 MB of memory, since this is 50542d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 50642d1f039Swdenk */ 50742d1f039Swdenk #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 50842d1f039Swdenk 50942d1f039Swdenk /* Cache Configuration */ 51042d1f039Swdenk #define CFG_DCACHE_SIZE 32768 51142d1f039Swdenk #define CFG_CACHELINE_SIZE 32 51242d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 51342d1f039Swdenk #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 51442d1f039Swdenk #endif 51542d1f039Swdenk 51642d1f039Swdenk /* 51742d1f039Swdenk * Internal Definitions 51842d1f039Swdenk * 51942d1f039Swdenk * Boot Flags 52042d1f039Swdenk */ 52142d1f039Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 52242d1f039Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 52342d1f039Swdenk 52442d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 52542d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 52642d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 52742d1f039Swdenk #endif 52842d1f039Swdenk 5299aea9530Swdenk 5309aea9530Swdenk /* 5319aea9530Swdenk * Environment Configuration 5329aea9530Swdenk */ 5339aea9530Swdenk 5340ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 53542d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) 5360ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 537e2ffd59bSwdenk #define CONFIG_HAS_ETH1 5380ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 539e2ffd59bSwdenk #define CONFIG_HAS_ETH2 5400ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 54142d1f039Swdenk #endif 54242d1f039Swdenk 5430ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 5440ac6f8b7Swdenk 5450ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 5460ac6f8b7Swdenk #define CONFIG_ROOTPATH /nfsroot 5470ac6f8b7Swdenk #define CONFIG_BOOTFILE your.uImage 5480ac6f8b7Swdenk 5490ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 5500ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 5510ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 5520ac6f8b7Swdenk 5530ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 5540ac6f8b7Swdenk 5550ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5560ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 5570ac6f8b7Swdenk 5580ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 5590ac6f8b7Swdenk 5600ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 5610ac6f8b7Swdenk "netdev=eth0\0" \ 562*d3ec0d94SAndy Fleming "consoledev=ttyCPM\0" \ 563*d3ec0d94SAndy Fleming "ramdiskaddr=1000000\0" \ 564ccc091aaSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 565ccc091aaSAndy Fleming "fdtaddr=400000\0" \ 566ccc091aaSAndy Fleming "fdtfile=mpc8560ads.dtb\0" 5670ac6f8b7Swdenk 5680ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 5690ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 5700ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 5710ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5720ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5730ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 574ccc091aaSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 575ccc091aaSAndy Fleming "bootm $loadaddr - $fdtaddr" 5760ac6f8b7Swdenk 5770ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 5780ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 5790ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5800ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 5810ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 582*d3ec0d94SAndy Fleming "tftp $fdtaddr $fdtfile;" \ 583*d3ec0d94SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr" 5840ac6f8b7Swdenk 5850ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 58642d1f039Swdenk 58742d1f039Swdenk #endif /* __CONFIG_H */ 588