xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 9c4c5ae3e10e4f2ca799aacbb74e1f5adb86e0b5)
142d1f039Swdenk /*
20ac6f8b7Swdenk  * Copyright 2004 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8560ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
41*9c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
4242d1f039Swdenk #define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific */
4342d1f039Swdenk 
440ac6f8b7Swdenk #define CONFIG_PCI
4542d1f039Swdenk #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
4642d1f039Swdenk #undef  CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
4742d1f039Swdenk #define CONFIG_ENV_OVERWRITE
4842d1f039Swdenk #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
490ac6f8b7Swdenk #define CONFIG_DDR_ECC			/* only for ECC DDR module */
5042d1f039Swdenk #define CONFIG_DDR_DLL			/* possible DLL fix needed */
510ac6f8b7Swdenk #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
5242d1f039Swdenk 
5342d1f039Swdenk 
540ac6f8b7Swdenk /*
550ac6f8b7Swdenk  * sysclk for MPC85xx
560ac6f8b7Swdenk  *
570ac6f8b7Swdenk  * Two valid values are:
580ac6f8b7Swdenk  *    33000000
590ac6f8b7Swdenk  *    66000000
600ac6f8b7Swdenk  *
610ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
629aea9530Swdenk  * is likely the desired value here, so that is now the default.
639aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
649aea9530Swdenk  * must match the settings of some switches.  Details can be found
659aea9530Swdenk  * in the README.mpc85xxads.
660ac6f8b7Swdenk  */
670ac6f8b7Swdenk 
689aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
699aea9530Swdenk #define CONFIG_SYS_CLK_FREQ	33000000
7042d1f039Swdenk #endif
7142d1f039Swdenk 
729aea9530Swdenk 
730ac6f8b7Swdenk /*
740ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
750ac6f8b7Swdenk  */
7642d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
770ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
780ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
7942d1f039Swdenk 
800ac6f8b7Swdenk #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
810ac6f8b7Swdenk 
820ac6f8b7Swdenk #define CFG_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */
8342d1f039Swdenk 
8442d1f039Swdenk #undef	CFG_DRAM_TEST			/* memory test, takes time */
8542d1f039Swdenk #define CFG_MEMTEST_START	0x00200000	/* memtest region */
8642d1f039Swdenk #define CFG_MEMTEST_END		0x00400000
8742d1f039Swdenk 
8842d1f039Swdenk 
8942d1f039Swdenk /*
9042d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
9142d1f039Swdenk  * actual resources get mapped (not physical addresses)
9242d1f039Swdenk  */
9342d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
940ac6f8b7Swdenk #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
9542d1f039Swdenk #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
9642d1f039Swdenk 
979aea9530Swdenk 
989aea9530Swdenk /*
999aea9530Swdenk  * DDR Setup
1009aea9530Swdenk  */
10142d1f039Swdenk #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
10242d1f039Swdenk #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
1039aea9530Swdenk 
1049aea9530Swdenk #if defined(CONFIG_SPD_EEPROM)
1059aea9530Swdenk     /*
1069aea9530Swdenk      * Determine DDR configuration from I2C interface.
1079aea9530Swdenk      */
1089aea9530Swdenk     #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1099aea9530Swdenk 
1109aea9530Swdenk #else
1119aea9530Swdenk     /*
1129aea9530Swdenk      * Manually set up DDR parameters
1139aea9530Swdenk      */
11442d1f039Swdenk     #define CFG_SDRAM_SIZE	128		/* DDR is 128MB */
1159aea9530Swdenk     #define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1169aea9530Swdenk     #define CFG_DDR_CS0_CONFIG	0x80000002
1179aea9530Swdenk     #define CFG_DDR_TIMING_1	0x37344321
1189aea9530Swdenk     #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1199aea9530Swdenk     #define CFG_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
1209aea9530Swdenk     #define CFG_DDR_MODE	0x00000062	/* DLL,normal,seq,4/2.5 */
1219aea9530Swdenk     #define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
1229aea9530Swdenk #endif
1239aea9530Swdenk 
12442d1f039Swdenk 
1250ac6f8b7Swdenk /*
1260ac6f8b7Swdenk  * SDRAM on the Local Bus
1270ac6f8b7Swdenk  */
1280ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
12942d1f039Swdenk #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
13042d1f039Swdenk 
13142d1f039Swdenk #define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M */
13242d1f039Swdenk #define CFG_BR0_PRELIM		0xff001801	/* port size 32bit */
13342d1f039Swdenk 
13442d1f039Swdenk #define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
13542d1f039Swdenk #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
13642d1f039Swdenk #define CFG_MAX_FLASH_SECT	64		/* sectors per device */
13742d1f039Swdenk #undef	CFG_FLASH_CHECKSUM
1380ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1390ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
14042d1f039Swdenk 
14142d1f039Swdenk #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
14242d1f039Swdenk 
14342d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
14442d1f039Swdenk #define CFG_RAMBOOT
14542d1f039Swdenk #else
14642d1f039Swdenk #undef  CFG_RAMBOOT
14742d1f039Swdenk #endif
14842d1f039Swdenk 
149cf33678eSwdenk #define CFG_FLASH_CFI_DRIVER
150cf33678eSwdenk #define CFG_FLASH_CFI
151cf33678eSwdenk #define CFG_FLASH_EMPTY_INFO
15242d1f039Swdenk 
1530ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1540ac6f8b7Swdenk 
15542d1f039Swdenk 
1560ac6f8b7Swdenk /*
1570ac6f8b7Swdenk  * Local Bus Definitions
1580ac6f8b7Swdenk  */
1590ac6f8b7Swdenk 
1600ac6f8b7Swdenk /*
1610ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1620ac6f8b7Swdenk  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
1630ac6f8b7Swdenk  *
1640ac6f8b7Swdenk  * For BR2, need:
1650ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1660ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1670ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1680ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1690ac6f8b7Swdenk  *    Valid = BR[31] = 1
1700ac6f8b7Swdenk  *
1710ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1720ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1730ac6f8b7Swdenk  *
1740ac6f8b7Swdenk  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
1750ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1760ac6f8b7Swdenk  */
1770ac6f8b7Swdenk 
1780ac6f8b7Swdenk #define CFG_BR2_PRELIM		0xf0001861
1790ac6f8b7Swdenk 
1800ac6f8b7Swdenk /*
1810ac6f8b7Swdenk  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
1820ac6f8b7Swdenk  *
1830ac6f8b7Swdenk  * For OR2, need:
1840ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1850ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1860ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1870ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1880ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1890ac6f8b7Swdenk  *
1900ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1910ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1920ac6f8b7Swdenk  */
1930ac6f8b7Swdenk 
19442d1f039Swdenk #define CFG_OR2_PRELIM		0xfc006901
1950ac6f8b7Swdenk 
1960ac6f8b7Swdenk #define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
1970ac6f8b7Swdenk #define CFG_LBC_LBCR		0x00000000    /* LB config reg */
1980ac6f8b7Swdenk #define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
1990ac6f8b7Swdenk #define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
2000ac6f8b7Swdenk 
2010ac6f8b7Swdenk /*
2020ac6f8b7Swdenk  * LSDMR masks
2030ac6f8b7Swdenk  */
2040ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
2050ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
2060ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
2070ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
2080ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
2090ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
2100ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
2110ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
2120ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
2130ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
2140ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
2150ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
2160ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
2170ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
2180ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
2190ac6f8b7Swdenk 
2200ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
2210ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
2220ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
2230ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
2240ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
2250ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
2260ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
2270ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
2280ac6f8b7Swdenk 
2290ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_BSMA1516	\
2300ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFCR5		\
2310ac6f8b7Swdenk 				| CFG_LBC_LSDMR_PRETOACT3	\
2320ac6f8b7Swdenk 				| CFG_LBC_LSDMR_ACTTORW3	\
2330ac6f8b7Swdenk 				| CFG_LBC_LSDMR_BL8		\
2340ac6f8b7Swdenk 				| CFG_LBC_LSDMR_WRC2		\
2350ac6f8b7Swdenk 				| CFG_LBC_LSDMR_CL3		\
2360ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFEN		\
2370ac6f8b7Swdenk 				)
2380ac6f8b7Swdenk 
2390ac6f8b7Swdenk /*
2400ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2410ac6f8b7Swdenk  */
2420ac6f8b7Swdenk #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
2439aea9530Swdenk 				| CFG_LBC_LSDMR_OP_PCHALL)
2440ac6f8b7Swdenk #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
2459aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2460ac6f8b7Swdenk #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
2479aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2480ac6f8b7Swdenk #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
2499aea9530Swdenk 				| CFG_LBC_LSDMR_OP_MRW)
2500ac6f8b7Swdenk #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
2519aea9530Swdenk 				| CFG_LBC_LSDMR_OP_NORMAL)
2520ac6f8b7Swdenk 
25342d1f039Swdenk 
2549aea9530Swdenk /*
2559aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2569aea9530Swdenk  */
2579aea9530Swdenk #define CFG_BR4_PRELIM          0xf8000801
25842d1f039Swdenk #define CFG_OR4_PRELIM		0xffffe1f1
25942d1f039Swdenk #define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
26042d1f039Swdenk 
26142d1f039Swdenk #define CONFIG_L1_INIT_RAM
26242d1f039Swdenk #define CFG_INIT_RAM_LOCK 	1
2639aea9530Swdenk #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
26442d1f039Swdenk #define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
26542d1f039Swdenk 
26642d1f039Swdenk #define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
26742d1f039Swdenk #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
26842d1f039Swdenk #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
26942d1f039Swdenk 
270a1191902Swdenk #define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
27142d1f039Swdenk #define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
27242d1f039Swdenk 
27342d1f039Swdenk /* Serial Port */
27442d1f039Swdenk #define CONFIG_CONS_ON_SCC	/* define if console on SCC */
27542d1f039Swdenk #undef  CONFIG_CONS_NONE	/* define if console on something else */
27642d1f039Swdenk #define CONFIG_CONS_INDEX       1  /* which serial channel for console */
27742d1f039Swdenk 
27842d1f039Swdenk #define CONFIG_BAUDRATE	 	115200
27942d1f039Swdenk 
28042d1f039Swdenk #define CFG_BAUDRATE_TABLE  \
28142d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
28242d1f039Swdenk 
28342d1f039Swdenk /* Use the HUSH parser */
28442d1f039Swdenk #define CFG_HUSH_PARSER
28542d1f039Swdenk #ifdef  CFG_HUSH_PARSER
28642d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> "
28742d1f039Swdenk #endif
28842d1f039Swdenk 
28942d1f039Swdenk /* I2C */
29042d1f039Swdenk #define  CONFIG_HARD_I2C		/* I2C with hardware support*/
29142d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
29242d1f039Swdenk #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
29342d1f039Swdenk #define CFG_I2C_SLAVE		0x7F
29442d1f039Swdenk #define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
29542d1f039Swdenk 
2960ac6f8b7Swdenk /* RapidIO MMU */
2970ac6f8b7Swdenk #define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
2980ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
2990ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */
30042d1f039Swdenk 
3010ac6f8b7Swdenk /*
3020ac6f8b7Swdenk  * General PCI
3030ac6f8b7Swdenk  * Addresses are mapped 1-1.
3040ac6f8b7Swdenk  */
3050ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE	0x80000000
3060ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
3070ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
3080ac6f8b7Swdenk #define CFG_PCI1_IO_BASE	0xe2000000
3090ac6f8b7Swdenk #define CFG_PCI1_IO_PHYS	CFG_PCI1_IO_BASE
3100ac6f8b7Swdenk #define CFG_PCI1_IO_SIZE	0x1000000	/* 16M */
3110ac6f8b7Swdenk 
3120ac6f8b7Swdenk #if defined(CONFIG_PCI)
3130ac6f8b7Swdenk 
31442d1f039Swdenk #define CONFIG_NET_MULTI
31542d1f039Swdenk #define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
3160ac6f8b7Swdenk 
3170ac6f8b7Swdenk #undef CONFIG_EEPRO100
3180ac6f8b7Swdenk #undef CONFIG_TULIP
3190ac6f8b7Swdenk 
32042d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
32142d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
32242d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
32342d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
32442d1f039Swdenk #endif
3250ac6f8b7Swdenk 
3260ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
32742d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
3280ac6f8b7Swdenk 
3290ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3300ac6f8b7Swdenk 
3310ac6f8b7Swdenk 
3320ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET)
3330ac6f8b7Swdenk 
3340ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
33542d1f039Swdenk #define CONFIG_NET_MULTI 	1
3360ac6f8b7Swdenk #endif
3370ac6f8b7Swdenk 
33842d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management */
3390ac6f8b7Swdenk #define CONFIG_MPC85XX_TSEC1	1
3400ac6f8b7Swdenk #define CONFIG_MPC85XX_TSEC2	1
3410ac6f8b7Swdenk #undef CONFIG_MPC85XX_FEC
3420ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3430ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3440ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3450ac6f8b7Swdenk #define TSEC2_PHYIDX		0
3460ac6f8b7Swdenk #define CONFIG_ETHPRIME		"MOTO ENET0"
3470ac6f8b7Swdenk 
34842d1f039Swdenk #elif defined(CONFIG_ETHER_ON_FCC)	/* CPM FCC Ethernet */
3490ac6f8b7Swdenk 
35042d1f039Swdenk #define CONFIG_ETHER_ON_FCC	/* define if ether on FCC   */
35142d1f039Swdenk #undef  CONFIG_ETHER_NONE	/* define if ether on something else */
35242d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether */
3530ac6f8b7Swdenk 
35442d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2)
35542d1f039Swdenk   /*
35642d1f039Swdenk    * - Rx-CLK is CLK13
35742d1f039Swdenk    * - Tx-CLK is CLK14
35842d1f039Swdenk    * - Select bus for bd/buffers
35942d1f039Swdenk    * - Full duplex
36042d1f039Swdenk    */
36142d1f039Swdenk   #define CFG_CMXFCR_MASK       (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
36242d1f039Swdenk   #define CFG_CMXFCR_VALUE      (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
36342d1f039Swdenk   #define CFG_CPMFCR_RAMTYPE    0
36442d1f039Swdenk   #define CFG_FCC_PSMR          (FCC_PSMR_FDE)
36542d1f039Swdenk   #define FETH2_RST		0x01
36642d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3)
36742d1f039Swdenk   /* need more definitions here for FE3 */
36842d1f039Swdenk   #define FETH3_RST		0x80
36942d1f039Swdenk #endif  				/* CONFIG_ETHER_INDEX */
3700ac6f8b7Swdenk 
37142d1f039Swdenk #define CONFIG_MII			/* MII PHY management */
37242d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
3730ac6f8b7Swdenk 
37442d1f039Swdenk /*
37542d1f039Swdenk  * GPIO pins used for bit-banged MII communications
37642d1f039Swdenk  */
37742d1f039Swdenk #define MDIO_PORT	2		/* Port C */
37842d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
37942d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
38042d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
38142d1f039Swdenk 
38242d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
38342d1f039Swdenk 			else	iop->pdat &= ~0x00400000
38442d1f039Swdenk 
38542d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
38642d1f039Swdenk 			else	iop->pdat &= ~0x00200000
38742d1f039Swdenk 
38842d1f039Swdenk #define MIIDELAY	udelay(1)
3890ac6f8b7Swdenk 
39042d1f039Swdenk #endif
39142d1f039Swdenk 
3920ac6f8b7Swdenk 
3930ac6f8b7Swdenk /*
3940ac6f8b7Swdenk  * Environment
3950ac6f8b7Swdenk  */
39642d1f039Swdenk #ifndef CFG_RAMBOOT
39742d1f039Swdenk   #define CFG_ENV_IS_IN_FLASH	1
39842d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
3990ac6f8b7Swdenk   #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
40042d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
40142d1f039Swdenk #else
40242d1f039Swdenk   #define CFG_NO_FLASH		1	/* Flash is not usable now */
40342d1f039Swdenk   #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
40442d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
40542d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
40642d1f039Swdenk #endif
40742d1f039Swdenk 
40842d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
40942d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
41042d1f039Swdenk 
4119aea9530Swdenk #if defined(CFG_RAMBOOT)
41242d1f039Swdenk   #if defined(CONFIG_PCI)
4130ac6f8b7Swdenk     #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
4140ac6f8b7Swdenk 				 | CFG_CMD_PING		\
4159aea9530Swdenk 				 | CFG_CMD_PCI		\
4160ac6f8b7Swdenk 				 | CFG_CMD_I2C)		\
4170ac6f8b7Swdenk 				&			\
4180ac6f8b7Swdenk 				 ~(CFG_CMD_ENV		\
4190ac6f8b7Swdenk 				  | CFG_CMD_LOADS))
42042d1f039Swdenk   #elif defined(CONFIG_TSEC_ENET)
4210ac6f8b7Swdenk     #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
4220ac6f8b7Swdenk 				| CFG_CMD_PING		\
4230ac6f8b7Swdenk 				| CFG_CMD_I2C)		\
4240ac6f8b7Swdenk 				& ~(CFG_CMD_ENV))
42542d1f039Swdenk   #elif defined(CONFIG_ETHER_ON_FCC)
4260ac6f8b7Swdenk     #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
4270ac6f8b7Swdenk 				 | CFG_CMD_MII		\
4280ac6f8b7Swdenk 				 | CFG_CMD_PING		\
4290ac6f8b7Swdenk 				 | CFG_CMD_I2C)		\
4300ac6f8b7Swdenk 				& ~(CFG_CMD_ENV))
43142d1f039Swdenk   #endif
43242d1f039Swdenk #else
43342d1f039Swdenk   #if defined(CONFIG_PCI)
4340ac6f8b7Swdenk     #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
4350ac6f8b7Swdenk 				| CFG_CMD_PCI		\
4360ac6f8b7Swdenk 				| CFG_CMD_PING		\
4370ac6f8b7Swdenk 				| CFG_CMD_I2C)
43842d1f039Swdenk   #elif defined(CONFIG_TSEC_ENET)
4390ac6f8b7Swdenk     #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
4400ac6f8b7Swdenk 				| CFG_CMD_PING		\
4410ac6f8b7Swdenk 				| CFG_CMD_I2C)
44242d1f039Swdenk   #elif defined(CONFIG_ETHER_ON_FCC)
4430ac6f8b7Swdenk     #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
4440ac6f8b7Swdenk 				| CFG_CMD_MII		\
4450ac6f8b7Swdenk 				| CFG_CMD_PING		\
4460ac6f8b7Swdenk 				| CFG_CMD_I2C)
44742d1f039Swdenk   #endif
44842d1f039Swdenk #endif
4490ac6f8b7Swdenk 
45042d1f039Swdenk #include <cmd_confdefs.h>
45142d1f039Swdenk 
45242d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
45342d1f039Swdenk 
45442d1f039Swdenk /*
45542d1f039Swdenk  * Miscellaneous configurable options
45642d1f039Swdenk  */
45742d1f039Swdenk #define CFG_LONGHELP			/* undef to save memory	*/
4580ac6f8b7Swdenk #define CFG_LOAD_ADDR	0x1000000	/* default load address */
4590ac6f8b7Swdenk #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
4600ac6f8b7Swdenk 
46142d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
46242d1f039Swdenk     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
46342d1f039Swdenk #else
46442d1f039Swdenk     #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
46542d1f039Swdenk #endif
4660ac6f8b7Swdenk 
46742d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
46842d1f039Swdenk #define CFG_MAXARGS	16		/* max number of command args */
46942d1f039Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
47042d1f039Swdenk #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
47142d1f039Swdenk 
47242d1f039Swdenk /*
47342d1f039Swdenk  * For booting Linux, the board info and command line data
47442d1f039Swdenk  * have to be in the first 8 MB of memory, since this is
47542d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
47642d1f039Swdenk  */
47742d1f039Swdenk #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
47842d1f039Swdenk 
47942d1f039Swdenk /* Cache Configuration */
48042d1f039Swdenk #define CFG_DCACHE_SIZE		32768
48142d1f039Swdenk #define CFG_CACHELINE_SIZE	32
48242d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
48342d1f039Swdenk #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
48442d1f039Swdenk #endif
48542d1f039Swdenk 
48642d1f039Swdenk /*
48742d1f039Swdenk  * Internal Definitions
48842d1f039Swdenk  *
48942d1f039Swdenk  * Boot Flags
49042d1f039Swdenk  */
49142d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
49242d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
49342d1f039Swdenk 
49442d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
49542d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
49642d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
49742d1f039Swdenk #endif
49842d1f039Swdenk 
4999aea9530Swdenk 
5009aea9530Swdenk /*
5019aea9530Swdenk  * Environment Configuration
5029aea9530Swdenk  */
5039aea9530Swdenk 
5040ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
50542d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
5060ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
507e2ffd59bSwdenk #define CONFIG_HAS_ETH1
5080ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
509e2ffd59bSwdenk #define CONFIG_HAS_ETH2
5100ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
51142d1f039Swdenk #endif
51242d1f039Swdenk 
5130ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
5140ac6f8b7Swdenk 
5150ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
5160ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
5170ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
5180ac6f8b7Swdenk 
5190ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
5200ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
5210ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
5220ac6f8b7Swdenk 
5230ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
5240ac6f8b7Swdenk 
5250ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5260ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
5270ac6f8b7Swdenk 
5280ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
5290ac6f8b7Swdenk 
5300ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
5310ac6f8b7Swdenk    "netdev=eth0\0"                                                      \
5320ac6f8b7Swdenk    "consoledev=ttyS0\0"                                                 \
5330ac6f8b7Swdenk    "ramdiskaddr=400000\0"						\
5340ac6f8b7Swdenk    "ramdiskfile=your.ramdisk.u-boot\0"
5350ac6f8b7Swdenk 
5360ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
5370ac6f8b7Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
5380ac6f8b7Swdenk       "nfsroot=$serverip:$rootpath "                                    \
5390ac6f8b7Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5400ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5410ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
5420ac6f8b7Swdenk    "bootm $loadaddr"
5430ac6f8b7Swdenk 
5440ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
5450ac6f8b7Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
5460ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5470ac6f8b7Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
5480ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
5490ac6f8b7Swdenk    "bootm $loadaddr $ramdiskaddr"
5500ac6f8b7Swdenk 
5510ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
55242d1f039Swdenk 
55342d1f039Swdenk #endif	/* __CONFIG_H */
554