142d1f039Swdenk /* 20ac6f8b7Swdenk * Copyright 2004 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 642d1f039Swdenk * See file CREDITS for list of people who contributed to this 742d1f039Swdenk * project. 842d1f039Swdenk * 942d1f039Swdenk * This program is free software; you can redistribute it and/or 1042d1f039Swdenk * modify it under the terms of the GNU General Public License as 1142d1f039Swdenk * published by the Free Software Foundation; either version 2 of 1242d1f039Swdenk * the License, or (at your option) any later version. 1342d1f039Swdenk * 1442d1f039Swdenk * This program is distributed in the hope that it will be useful, 1542d1f039Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1642d1f039Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1742d1f039Swdenk * GNU General Public License for more details. 1842d1f039Swdenk * 1942d1f039Swdenk * You should have received a copy of the GNU General Public License 2042d1f039Swdenk * along with this program; if not, write to the Free Software 2142d1f039Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2242d1f039Swdenk * MA 02111-1307 USA 2342d1f039Swdenk */ 2442d1f039Swdenk 250ac6f8b7Swdenk /* 260ac6f8b7Swdenk * mpc8560ads board configuration file 270ac6f8b7Swdenk * 280ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 290ac6f8b7Swdenk * 300ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 310ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 3242d1f039Swdenk */ 3342d1f039Swdenk 3442d1f039Swdenk #ifndef __CONFIG_H 3542d1f039Swdenk #define __CONFIG_H 3642d1f039Swdenk 3742d1f039Swdenk /* High Level Configuration Options */ 3842d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3942d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 4042d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 419c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 4242d1f039Swdenk #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */ 43f060054dSKumar Gala #define CONFIG_MPC8560 1 4442d1f039Swdenk 450ac6f8b7Swdenk #define CONFIG_PCI 460151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 4742d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4842d1f039Swdenk #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ 4942d1f039Swdenk #define CONFIG_ENV_OVERWRITE 507232a272SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 5142d1f039Swdenk 520ac6f8b7Swdenk /* 530ac6f8b7Swdenk * sysclk for MPC85xx 540ac6f8b7Swdenk * 550ac6f8b7Swdenk * Two valid values are: 560ac6f8b7Swdenk * 33000000 570ac6f8b7Swdenk * 66000000 580ac6f8b7Swdenk * 590ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 609aea9530Swdenk * is likely the desired value here, so that is now the default. 619aea9530Swdenk * The board, however, can run at 66MHz. In any event, this value 629aea9530Swdenk * must match the settings of some switches. Details can be found 639aea9530Swdenk * in the README.mpc85xxads. 640ac6f8b7Swdenk */ 650ac6f8b7Swdenk 669aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ 679aea9530Swdenk #define CONFIG_SYS_CLK_FREQ 33000000 6842d1f039Swdenk #endif 6942d1f039Swdenk 709aea9530Swdenk 710ac6f8b7Swdenk /* 720ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 730ac6f8b7Swdenk */ 7442d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 750ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 7642d1f039Swdenk 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 7842d1f039Swdenk 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 8142d1f039Swdenk 8242d1f039Swdenk 8342d1f039Swdenk /* 8442d1f039Swdenk * Base addresses -- Note these are effective addresses where the 8542d1f039Swdenk * actual resources get mapped (not physical addresses) 8642d1f039Swdenk */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 9142d1f039Swdenk 928b625114SJon Loeliger /* DDR Setup */ 938b625114SJon Loeliger #define CONFIG_FSL_DDR1 948b625114SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 958b625114SJon Loeliger #define CONFIG_DDR_SPD 968b625114SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 979aea9530Swdenk 988b625114SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 998b625114SJon Loeliger 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1029aea9530Swdenk 1038b625114SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 1048b625114SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1058b625114SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1069aea9530Swdenk 1078b625114SJon Loeliger /* I2C addresses of SPD EEPROMs */ 1088b625114SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1098b625114SJon Loeliger 1108b625114SJon Loeliger /* These are used when DDR doesn't use SPD. */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x37344321 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 11942d1f039Swdenk 1200ac6f8b7Swdenk /* 1210ac6f8b7Swdenk * SDRAM on the Local Bus 1220ac6f8b7Swdenk */ 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 12542d1f039Swdenk 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ 12842d1f039Swdenk 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 13542d1f039Swdenk 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 13742d1f039Swdenk 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 14042d1f039Swdenk #else 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 14242d1f039Swdenk #endif 14342d1f039Swdenk 14400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 14742d1f039Swdenk 1480ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 1490ac6f8b7Swdenk 15042d1f039Swdenk 1510ac6f8b7Swdenk /* 1520ac6f8b7Swdenk * Local Bus Definitions 1530ac6f8b7Swdenk */ 1540ac6f8b7Swdenk 1550ac6f8b7Swdenk /* 1560ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 1580ac6f8b7Swdenk * 1590ac6f8b7Swdenk * For BR2, need: 1600ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 1610ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 1620ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 1630ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 1640ac6f8b7Swdenk * Valid = BR[31] = 1 1650ac6f8b7Swdenk * 1660ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1670ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 1680ac6f8b7Swdenk * 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 1700ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 1710ac6f8b7Swdenk */ 1720ac6f8b7Swdenk 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 1740ac6f8b7Swdenk 1750ac6f8b7Swdenk /* 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 1770ac6f8b7Swdenk * 1780ac6f8b7Swdenk * For OR2, need: 1790ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 1800ac6f8b7Swdenk * XAM, OR2[17:18] = 11 1810ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 1820ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 1830ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 1840ac6f8b7Swdenk * 1850ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1860ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 1870ac6f8b7Swdenk */ 1880ac6f8b7Swdenk 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 1900ac6f8b7Swdenk 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 1950ac6f8b7Swdenk 196b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ 197b0fe93edSKumar Gala | LSDMR_RFCR5 \ 198b0fe93edSKumar Gala | LSDMR_PRETOACT3 \ 199b0fe93edSKumar Gala | LSDMR_ACTTORW3 \ 200b0fe93edSKumar Gala | LSDMR_BL8 \ 201b0fe93edSKumar Gala | LSDMR_WRC2 \ 202b0fe93edSKumar Gala | LSDMR_CL3 \ 203b0fe93edSKumar Gala | LSDMR_RFEN \ 2040ac6f8b7Swdenk ) 2050ac6f8b7Swdenk 2060ac6f8b7Swdenk /* 2070ac6f8b7Swdenk * SDRAM Controller configuration sequence. 2080ac6f8b7Swdenk */ 209b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 210b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 211b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 212b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 213b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 2140ac6f8b7Swdenk 21542d1f039Swdenk 2169aea9530Swdenk /* 2179aea9530Swdenk * 32KB, 8-bit wide for ADS config reg 2189aea9530Swdenk */ 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xf8000801 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) 22242d1f039Swdenk 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 22642d1f039Swdenk 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 23042d1f039Swdenk 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 23342d1f039Swdenk 23442d1f039Swdenk /* Serial Port */ 23542d1f039Swdenk #define CONFIG_CONS_ON_SCC /* define if console on SCC */ 23642d1f039Swdenk #undef CONFIG_CONS_NONE /* define if console on something else */ 23742d1f039Swdenk #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ 23842d1f039Swdenk 23942d1f039Swdenk #define CONFIG_BAUDRATE 115200 24042d1f039Swdenk 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 24242d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 24342d1f039Swdenk 24442d1f039Swdenk /* Use the HUSH parser */ 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 24842d1f039Swdenk #endif 24942d1f039Swdenk 2500e16387dSMatthew McClintock /* pass open firmware flat tree */ 2515ce71580SKumar Gala #define CONFIG_OF_LIBFDT 1 2520e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 2535ce71580SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2540e16387dSMatthew McClintock 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 2578b625114SJon Loeliger 25820476726SJon Loeliger /* 25920476726SJon Loeliger * I2C 26020476726SJon Loeliger */ 26120476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 26242d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 26342d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 26842d1f039Swdenk 2690ac6f8b7Swdenk /* RapidIO MMU */ 2705af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ 27110795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ 2725af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 27442d1f039Swdenk 2750ac6f8b7Swdenk /* 2760ac6f8b7Swdenk * General PCI 277362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 2780ac6f8b7Swdenk */ 2795af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 28010795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2815af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 283aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 2845f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 2870ac6f8b7Swdenk 2880ac6f8b7Swdenk #if defined(CONFIG_PCI) 2890ac6f8b7Swdenk 29042d1f039Swdenk #define CONFIG_NET_MULTI 29142d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2920ac6f8b7Swdenk 2930ac6f8b7Swdenk #undef CONFIG_EEPRO100 2940ac6f8b7Swdenk #undef CONFIG_TULIP 2950ac6f8b7Swdenk 29642d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 29742d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 29842d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 29942d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 30042d1f039Swdenk #endif 3010ac6f8b7Swdenk 3020ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 3040ac6f8b7Swdenk 3050ac6f8b7Swdenk #endif /* CONFIG_PCI */ 3060ac6f8b7Swdenk 3070ac6f8b7Swdenk 308ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET 3090ac6f8b7Swdenk 3100ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI 31142d1f039Swdenk #define CONFIG_NET_MULTI 1 3120ac6f8b7Swdenk #endif 3130ac6f8b7Swdenk 314ccc091aaSAndy Fleming #ifndef CONFIG_MII 31542d1f039Swdenk #define CONFIG_MII 1 /* MII PHY management */ 316ccc091aaSAndy Fleming #endif 317255a3577SKim Phillips #define CONFIG_TSEC1 1 318255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 319255a3577SKim Phillips #define CONFIG_TSEC2 1 320255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 3210ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 3220ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 3230ac6f8b7Swdenk #define TSEC1_PHYIDX 0 3240ac6f8b7Swdenk #define TSEC2_PHYIDX 0 3253a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3263a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 327d9b94f28SJon Loeliger 328d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 329d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 3300ac6f8b7Swdenk 331ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */ 3320ac6f8b7Swdenk 333ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */ 334ccc091aaSAndy Fleming 33542d1f039Swdenk #undef CONFIG_ETHER_NONE /* define if ether on something else */ 33642d1f039Swdenk #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ 3370ac6f8b7Swdenk 33842d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2) 33942d1f039Swdenk /* 34042d1f039Swdenk * - Rx-CLK is CLK13 34142d1f039Swdenk * - Tx-CLK is CLK14 34242d1f039Swdenk * - Select bus for bd/buffers 34342d1f039Swdenk * - Full duplex 34442d1f039Swdenk */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPMFCR_RAMTYPE 0 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) 34942d1f039Swdenk #define FETH2_RST 0x01 35042d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3) 35142d1f039Swdenk /* need more definitions here for FE3 */ 35242d1f039Swdenk #define FETH3_RST 0x80 35342d1f039Swdenk #endif /* CONFIG_ETHER_INDEX */ 3540ac6f8b7Swdenk 355ccc091aaSAndy Fleming #ifndef CONFIG_MII 356ccc091aaSAndy Fleming #define CONFIG_MII 1 /* MII PHY management */ 357ccc091aaSAndy Fleming #endif 358ccc091aaSAndy Fleming 35942d1f039Swdenk #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ 3600ac6f8b7Swdenk 36142d1f039Swdenk /* 36242d1f039Swdenk * GPIO pins used for bit-banged MII communications 36342d1f039Swdenk */ 36442d1f039Swdenk #define MDIO_PORT 2 /* Port C */ 36542d1f039Swdenk #define MDIO_ACTIVE (iop->pdir |= 0x00400000) 36642d1f039Swdenk #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) 36742d1f039Swdenk #define MDIO_READ ((iop->pdat & 0x00400000) != 0) 36842d1f039Swdenk 36942d1f039Swdenk #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ 37042d1f039Swdenk else iop->pdat &= ~0x00400000 37142d1f039Swdenk 37242d1f039Swdenk #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ 37342d1f039Swdenk else iop->pdat &= ~0x00200000 37442d1f039Swdenk 37542d1f039Swdenk #define MIIDELAY udelay(1) 3760ac6f8b7Swdenk 37742d1f039Swdenk #endif 37842d1f039Swdenk 3790ac6f8b7Swdenk 3800ac6f8b7Swdenk /* 3810ac6f8b7Swdenk * Environment 3820ac6f8b7Swdenk */ 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3845a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3860e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3870e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 38842d1f039Swdenk #else 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 39093f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3920e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 39342d1f039Swdenk #endif 39442d1f039Swdenk 39542d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 39742d1f039Swdenk 3982835e518SJon Loeliger /* 399659e2f67SJon Loeliger * BOOTP options 400659e2f67SJon Loeliger */ 401659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 402659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 403659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 404659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 405659e2f67SJon Loeliger 406659e2f67SJon Loeliger 407659e2f67SJon Loeliger /* 4082835e518SJon Loeliger * Command line configuration. 4092835e518SJon Loeliger */ 4102835e518SJon Loeliger #include <config_cmd_default.h> 4112835e518SJon Loeliger 4122835e518SJon Loeliger #define CONFIG_CMD_PING 4132835e518SJon Loeliger #define CONFIG_CMD_I2C 41482ac8c97SKumar Gala #define CONFIG_CMD_ELF 4151c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4161c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 4172835e518SJon Loeliger 41842d1f039Swdenk #if defined(CONFIG_PCI) 4192835e518SJon Loeliger #define CONFIG_CMD_PCI 42042d1f039Swdenk #endif 4210ac6f8b7Swdenk 4222835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC) 4232835e518SJon Loeliger #define CONFIG_CMD_MII 4242835e518SJon Loeliger #endif 4252835e518SJon Loeliger 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 427bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4282835e518SJon Loeliger #undef CONFIG_CMD_LOADS 4292835e518SJon Loeliger #endif 4302835e518SJon Loeliger 43142d1f039Swdenk 43242d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 43342d1f039Swdenk 43442d1f039Swdenk /* 43542d1f039Swdenk * Miscellaneous configurable options 43642d1f039Swdenk */ 4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 43822abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4410ac6f8b7Swdenk 4422835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 44442d1f039Swdenk #else 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 44642d1f039Swdenk #endif 4470ac6f8b7Swdenk 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 45242d1f039Swdenk 45342d1f039Swdenk /* 45442d1f039Swdenk * For booting Linux, the board info and command line data 455*89188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 45642d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 45742d1f039Swdenk */ 458*89188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 45942d1f039Swdenk 46042d1f039Swdenk /* 46142d1f039Swdenk * Internal Definitions 46242d1f039Swdenk * 46342d1f039Swdenk * Boot Flags 46442d1f039Swdenk */ 46542d1f039Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 46642d1f039Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 46742d1f039Swdenk 4682835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 46942d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 47042d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 47142d1f039Swdenk #endif 47242d1f039Swdenk 4739aea9530Swdenk 4749aea9530Swdenk /* 4759aea9530Swdenk * Environment Configuration 4769aea9530Swdenk */ 4779aea9530Swdenk 4780ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 47942d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) 48010327dc5SAndy Fleming #define CONFIG_HAS_ETH0 4810ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 482e2ffd59bSwdenk #define CONFIG_HAS_ETH1 4830ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 484e2ffd59bSwdenk #define CONFIG_HAS_ETH2 4850ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 4865ce71580SKumar Gala #define CONFIG_HAS_ETH3 4875ce71580SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 48842d1f039Swdenk #endif 48942d1f039Swdenk 4900ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 4910ac6f8b7Swdenk 4920ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 4930ac6f8b7Swdenk #define CONFIG_ROOTPATH /nfsroot 4940ac6f8b7Swdenk #define CONFIG_BOOTFILE your.uImage 4950ac6f8b7Swdenk 4960ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 4970ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 4980ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 4990ac6f8b7Swdenk 5000ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 5010ac6f8b7Swdenk 5020ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5030ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 5040ac6f8b7Swdenk 5050ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 5060ac6f8b7Swdenk 5070ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 5080ac6f8b7Swdenk "netdev=eth0\0" \ 509d3ec0d94SAndy Fleming "consoledev=ttyCPM\0" \ 510d3ec0d94SAndy Fleming "ramdiskaddr=1000000\0" \ 511ccc091aaSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 512ccc091aaSAndy Fleming "fdtaddr=400000\0" \ 513ccc091aaSAndy Fleming "fdtfile=mpc8560ads.dtb\0" 5140ac6f8b7Swdenk 5150ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 5160ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 5170ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 5180ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5190ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5200ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 521ccc091aaSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 522ccc091aaSAndy Fleming "bootm $loadaddr - $fdtaddr" 5230ac6f8b7Swdenk 5240ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 5250ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 5260ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5270ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 5280ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 529d3ec0d94SAndy Fleming "tftp $fdtaddr $fdtfile;" \ 530d3ec0d94SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr" 5310ac6f8b7Swdenk 5320ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 53342d1f039Swdenk 53442d1f039Swdenk #endif /* __CONFIG_H */ 535