xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 7232a2724ccc9dcbc3ec4ef84ada02f13ccd1238)
142d1f039Swdenk /*
20ac6f8b7Swdenk  * Copyright 2004 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8560ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
419c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
4242d1f039Swdenk #define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific */
4342d1f039Swdenk 
440ac6f8b7Swdenk #define CONFIG_PCI
4542d1f039Swdenk #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
4642d1f039Swdenk #undef CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
4742d1f039Swdenk #define CONFIG_ENV_OVERWRITE
4842d1f039Swdenk #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
4942d1f039Swdenk #define CONFIG_DDR_DLL			/* possible DLL fix needed */
500ac6f8b7Swdenk #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
5142d1f039Swdenk 
52d9b94f28SJon Loeliger #define CONFIG_DDR_ECC			/* only for ECC DDR module */
53d9b94f28SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
54d9b94f28SJon Loeliger 
55*7232a272SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
5642d1f039Swdenk 
570ac6f8b7Swdenk /*
580ac6f8b7Swdenk  * sysclk for MPC85xx
590ac6f8b7Swdenk  *
600ac6f8b7Swdenk  * Two valid values are:
610ac6f8b7Swdenk  *    33000000
620ac6f8b7Swdenk  *    66000000
630ac6f8b7Swdenk  *
640ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
659aea9530Swdenk  * is likely the desired value here, so that is now the default.
669aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
679aea9530Swdenk  * must match the settings of some switches.  Details can be found
689aea9530Swdenk  * in the README.mpc85xxads.
690ac6f8b7Swdenk  */
700ac6f8b7Swdenk 
719aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
729aea9530Swdenk #define CONFIG_SYS_CLK_FREQ	33000000
7342d1f039Swdenk #endif
7442d1f039Swdenk 
759aea9530Swdenk 
760ac6f8b7Swdenk /*
770ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
780ac6f8b7Swdenk  */
7942d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
800ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
810ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
8242d1f039Swdenk 
830ac6f8b7Swdenk #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
840ac6f8b7Swdenk 
850ac6f8b7Swdenk #define CFG_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */
8642d1f039Swdenk 
8742d1f039Swdenk #undef	CFG_DRAM_TEST			/* memory test, takes time */
8842d1f039Swdenk #define CFG_MEMTEST_START	0x00200000	/* memtest region */
8942d1f039Swdenk #define CFG_MEMTEST_END		0x00400000
9042d1f039Swdenk 
9142d1f039Swdenk 
9242d1f039Swdenk /*
9342d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
9442d1f039Swdenk  * actual resources get mapped (not physical addresses)
9542d1f039Swdenk  */
9642d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
970ac6f8b7Swdenk #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
9842d1f039Swdenk #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
9942d1f039Swdenk 
1009aea9530Swdenk 
1019aea9530Swdenk /*
1029aea9530Swdenk  * DDR Setup
1039aea9530Swdenk  */
10442d1f039Swdenk #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
10542d1f039Swdenk #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
1069aea9530Swdenk 
1079aea9530Swdenk #if defined(CONFIG_SPD_EEPROM)
1089aea9530Swdenk     /*
1099aea9530Swdenk      * Determine DDR configuration from I2C interface.
1109aea9530Swdenk      */
1119aea9530Swdenk     #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1129aea9530Swdenk 
1139aea9530Swdenk #else
1149aea9530Swdenk     /*
1159aea9530Swdenk      * Manually set up DDR parameters
1169aea9530Swdenk      */
11742d1f039Swdenk     #define CFG_SDRAM_SIZE	128		/* DDR is 128MB */
1189aea9530Swdenk     #define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1199aea9530Swdenk     #define CFG_DDR_CS0_CONFIG	0x80000002
1209aea9530Swdenk     #define CFG_DDR_TIMING_1	0x37344321
1219aea9530Swdenk     #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1229aea9530Swdenk     #define CFG_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
1239aea9530Swdenk     #define CFG_DDR_MODE	0x00000062	/* DLL,normal,seq,4/2.5 */
1249aea9530Swdenk     #define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
1259aea9530Swdenk #endif
1269aea9530Swdenk 
12742d1f039Swdenk 
1280ac6f8b7Swdenk /*
1290ac6f8b7Swdenk  * SDRAM on the Local Bus
1300ac6f8b7Swdenk  */
1310ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
13242d1f039Swdenk #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
13342d1f039Swdenk 
13442d1f039Swdenk #define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M */
13542d1f039Swdenk #define CFG_BR0_PRELIM		0xff001801	/* port size 32bit */
13642d1f039Swdenk 
13742d1f039Swdenk #define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
13842d1f039Swdenk #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
13942d1f039Swdenk #define CFG_MAX_FLASH_SECT	64		/* sectors per device */
14042d1f039Swdenk #undef	CFG_FLASH_CHECKSUM
1410ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1420ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
14342d1f039Swdenk 
14442d1f039Swdenk #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
14542d1f039Swdenk 
14642d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
14742d1f039Swdenk #define CFG_RAMBOOT
14842d1f039Swdenk #else
14942d1f039Swdenk #undef  CFG_RAMBOOT
15042d1f039Swdenk #endif
15142d1f039Swdenk 
152cf33678eSwdenk #define CFG_FLASH_CFI_DRIVER
153cf33678eSwdenk #define CFG_FLASH_CFI
154cf33678eSwdenk #define CFG_FLASH_EMPTY_INFO
15542d1f039Swdenk 
1560ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1570ac6f8b7Swdenk 
15842d1f039Swdenk 
1590ac6f8b7Swdenk /*
1600ac6f8b7Swdenk  * Local Bus Definitions
1610ac6f8b7Swdenk  */
1620ac6f8b7Swdenk 
1630ac6f8b7Swdenk /*
1640ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1650ac6f8b7Swdenk  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
1660ac6f8b7Swdenk  *
1670ac6f8b7Swdenk  * For BR2, need:
1680ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1690ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1700ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1710ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1720ac6f8b7Swdenk  *    Valid = BR[31] = 1
1730ac6f8b7Swdenk  *
1740ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1750ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1760ac6f8b7Swdenk  *
1770ac6f8b7Swdenk  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
1780ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1790ac6f8b7Swdenk  */
1800ac6f8b7Swdenk 
1810ac6f8b7Swdenk #define CFG_BR2_PRELIM		0xf0001861
1820ac6f8b7Swdenk 
1830ac6f8b7Swdenk /*
1840ac6f8b7Swdenk  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
1850ac6f8b7Swdenk  *
1860ac6f8b7Swdenk  * For OR2, need:
1870ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1880ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1890ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1900ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1910ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1920ac6f8b7Swdenk  *
1930ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1940ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1950ac6f8b7Swdenk  */
1960ac6f8b7Swdenk 
19742d1f039Swdenk #define CFG_OR2_PRELIM		0xfc006901
1980ac6f8b7Swdenk 
1990ac6f8b7Swdenk #define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
2000ac6f8b7Swdenk #define CFG_LBC_LBCR		0x00000000    /* LB config reg */
2010ac6f8b7Swdenk #define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
2020ac6f8b7Swdenk #define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
2030ac6f8b7Swdenk 
2040ac6f8b7Swdenk /*
2050ac6f8b7Swdenk  * LSDMR masks
2060ac6f8b7Swdenk  */
2070ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
2080ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
2090ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
2100ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
2110ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
2120ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
2130ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
2140ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
2150ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
2160ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
2170ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
2180ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
2190ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
2200ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
2210ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
2220ac6f8b7Swdenk 
2230ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
2240ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
2250ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
2260ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
2270ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
2280ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
2290ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
2300ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
2310ac6f8b7Swdenk 
2320ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_BSMA1516	\
2330ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFCR5		\
2340ac6f8b7Swdenk 				| CFG_LBC_LSDMR_PRETOACT3	\
2350ac6f8b7Swdenk 				| CFG_LBC_LSDMR_ACTTORW3	\
2360ac6f8b7Swdenk 				| CFG_LBC_LSDMR_BL8		\
2370ac6f8b7Swdenk 				| CFG_LBC_LSDMR_WRC2		\
2380ac6f8b7Swdenk 				| CFG_LBC_LSDMR_CL3		\
2390ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFEN		\
2400ac6f8b7Swdenk 				)
2410ac6f8b7Swdenk 
2420ac6f8b7Swdenk /*
2430ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2440ac6f8b7Swdenk  */
2450ac6f8b7Swdenk #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
2469aea9530Swdenk 				| CFG_LBC_LSDMR_OP_PCHALL)
2470ac6f8b7Swdenk #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
2489aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2490ac6f8b7Swdenk #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
2509aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2510ac6f8b7Swdenk #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
2529aea9530Swdenk 				| CFG_LBC_LSDMR_OP_MRW)
2530ac6f8b7Swdenk #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
2549aea9530Swdenk 				| CFG_LBC_LSDMR_OP_NORMAL)
2550ac6f8b7Swdenk 
25642d1f039Swdenk 
2579aea9530Swdenk /*
2589aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2599aea9530Swdenk  */
2609aea9530Swdenk #define CFG_BR4_PRELIM          0xf8000801
26142d1f039Swdenk #define CFG_OR4_PRELIM		0xffffe1f1
26242d1f039Swdenk #define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
26342d1f039Swdenk 
26442d1f039Swdenk #define CONFIG_L1_INIT_RAM
26542d1f039Swdenk #define CFG_INIT_RAM_LOCK 	1
2669aea9530Swdenk #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
26742d1f039Swdenk #define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
26842d1f039Swdenk 
26942d1f039Swdenk #define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
27042d1f039Swdenk #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
27142d1f039Swdenk #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
27242d1f039Swdenk 
273a1191902Swdenk #define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
27442d1f039Swdenk #define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
27542d1f039Swdenk 
27642d1f039Swdenk /* Serial Port */
27742d1f039Swdenk #define CONFIG_CONS_ON_SCC	/* define if console on SCC */
27842d1f039Swdenk #undef  CONFIG_CONS_NONE	/* define if console on something else */
27942d1f039Swdenk #define CONFIG_CONS_INDEX       1  /* which serial channel for console */
28042d1f039Swdenk 
28142d1f039Swdenk #define CONFIG_BAUDRATE	 	115200
28242d1f039Swdenk 
28342d1f039Swdenk #define CFG_BAUDRATE_TABLE  \
28442d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
28542d1f039Swdenk 
28642d1f039Swdenk /* Use the HUSH parser */
28742d1f039Swdenk #define CFG_HUSH_PARSER
28842d1f039Swdenk #ifdef  CFG_HUSH_PARSER
28942d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> "
29042d1f039Swdenk #endif
29142d1f039Swdenk 
2920e16387dSMatthew McClintock /* pass open firmware flat tree */
2935ce71580SKumar Gala #define CONFIG_OF_LIBFDT		1
2940e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
2955ce71580SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2960e16387dSMatthew McClintock 
29720476726SJon Loeliger /*
29820476726SJon Loeliger  * I2C
29920476726SJon Loeliger  */
30020476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
30142d1f039Swdenk #define CONFIG_HARD_I2C		/* I2C with hardware support*/
30242d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
30342d1f039Swdenk #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
30442d1f039Swdenk #define CFG_I2C_SLAVE		0x7F
30542d1f039Swdenk #define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
30620476726SJon Loeliger #define CFG_I2C_OFFSET		0x3000
30742d1f039Swdenk 
3080ac6f8b7Swdenk /* RapidIO MMU */
3090ac6f8b7Swdenk #define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
3100ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
3110ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */
31242d1f039Swdenk 
3130ac6f8b7Swdenk /*
3140ac6f8b7Swdenk  * General PCI
315362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
3160ac6f8b7Swdenk  */
3170ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE	0x80000000
3180ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
3190ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
320362dd830SSergei Shtylyov #define CFG_PCI1_IO_BASE	0x00000000
321362dd830SSergei Shtylyov #define CFG_PCI1_IO_PHYS	0xe2000000
322362dd830SSergei Shtylyov #define CFG_PCI1_IO_SIZE	0x100000	/* 1M */
3230ac6f8b7Swdenk 
3240ac6f8b7Swdenk #if defined(CONFIG_PCI)
3250ac6f8b7Swdenk 
32642d1f039Swdenk #define CONFIG_NET_MULTI
32742d1f039Swdenk #define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
3280ac6f8b7Swdenk 
3290ac6f8b7Swdenk #undef CONFIG_EEPRO100
3300ac6f8b7Swdenk #undef CONFIG_TULIP
3310ac6f8b7Swdenk 
33242d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
33342d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
33442d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
33542d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
33642d1f039Swdenk #endif
3370ac6f8b7Swdenk 
3380ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
33942d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
3400ac6f8b7Swdenk 
3410ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3420ac6f8b7Swdenk 
3430ac6f8b7Swdenk 
344ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET
3450ac6f8b7Swdenk 
3460ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
34742d1f039Swdenk #define CONFIG_NET_MULTI 	1
3480ac6f8b7Swdenk #endif
3490ac6f8b7Swdenk 
350ccc091aaSAndy Fleming #ifndef CONFIG_MII
35142d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management */
352ccc091aaSAndy Fleming #endif
353255a3577SKim Phillips #define CONFIG_TSEC1	1
354255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
355255a3577SKim Phillips #define CONFIG_TSEC2	1
356255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
3570ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3580ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3590ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3600ac6f8b7Swdenk #define TSEC2_PHYIDX		0
3613a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3623a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
363d9b94f28SJon Loeliger 
364d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
365d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
3660ac6f8b7Swdenk 
367ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */
3680ac6f8b7Swdenk 
369ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC	/* CPM FCC Ethernet */
370ccc091aaSAndy Fleming 
37142d1f039Swdenk #undef  CONFIG_ETHER_NONE	/* define if ether on something else */
37242d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether */
3730ac6f8b7Swdenk 
37442d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2)
37542d1f039Swdenk   /*
37642d1f039Swdenk    * - Rx-CLK is CLK13
37742d1f039Swdenk    * - Tx-CLK is CLK14
37842d1f039Swdenk    * - Select bus for bd/buffers
37942d1f039Swdenk    * - Full duplex
38042d1f039Swdenk    */
38142d1f039Swdenk   #define CFG_CMXFCR_MASK       (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
38242d1f039Swdenk   #define CFG_CMXFCR_VALUE      (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
38342d1f039Swdenk   #define CFG_CPMFCR_RAMTYPE    0
38442d1f039Swdenk   #define CFG_FCC_PSMR          (FCC_PSMR_FDE)
38542d1f039Swdenk   #define FETH2_RST		0x01
38642d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3)
38742d1f039Swdenk   /* need more definitions here for FE3 */
38842d1f039Swdenk   #define FETH3_RST		0x80
38942d1f039Swdenk #endif  				/* CONFIG_ETHER_INDEX */
3900ac6f8b7Swdenk 
391ccc091aaSAndy Fleming #ifndef CONFIG_MII
392ccc091aaSAndy Fleming #define CONFIG_MII		1	/* MII PHY management */
393ccc091aaSAndy Fleming #endif
394ccc091aaSAndy Fleming 
39542d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
3960ac6f8b7Swdenk 
39742d1f039Swdenk /*
39842d1f039Swdenk  * GPIO pins used for bit-banged MII communications
39942d1f039Swdenk  */
40042d1f039Swdenk #define MDIO_PORT	2		/* Port C */
40142d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
40242d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
40342d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
40442d1f039Swdenk 
40542d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
40642d1f039Swdenk 			else	iop->pdat &= ~0x00400000
40742d1f039Swdenk 
40842d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
40942d1f039Swdenk 			else	iop->pdat &= ~0x00200000
41042d1f039Swdenk 
41142d1f039Swdenk #define MIIDELAY	udelay(1)
4120ac6f8b7Swdenk 
41342d1f039Swdenk #endif
41442d1f039Swdenk 
4150ac6f8b7Swdenk 
4160ac6f8b7Swdenk /*
4170ac6f8b7Swdenk  * Environment
4180ac6f8b7Swdenk  */
41942d1f039Swdenk #ifndef CFG_RAMBOOT
42042d1f039Swdenk   #define CFG_ENV_IS_IN_FLASH	1
42142d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
4220ac6f8b7Swdenk   #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
42342d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
42442d1f039Swdenk #else
42542d1f039Swdenk   #define CFG_NO_FLASH		1	/* Flash is not usable now */
42642d1f039Swdenk   #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
42742d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
42842d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
42942d1f039Swdenk #endif
43042d1f039Swdenk 
43142d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
43242d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
43342d1f039Swdenk 
4342835e518SJon Loeliger /*
435659e2f67SJon Loeliger  * BOOTP options
436659e2f67SJon Loeliger  */
437659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
438659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
439659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
440659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
441659e2f67SJon Loeliger 
442659e2f67SJon Loeliger 
443659e2f67SJon Loeliger /*
4442835e518SJon Loeliger  * Command line configuration.
4452835e518SJon Loeliger  */
4462835e518SJon Loeliger #include <config_cmd_default.h>
4472835e518SJon Loeliger 
4482835e518SJon Loeliger #define CONFIG_CMD_PING
4492835e518SJon Loeliger #define CONFIG_CMD_I2C
45082ac8c97SKumar Gala #define CONFIG_CMD_ELF
4512835e518SJon Loeliger 
45242d1f039Swdenk #if defined(CONFIG_PCI)
4532835e518SJon Loeliger     #define CONFIG_CMD_PCI
45442d1f039Swdenk #endif
4550ac6f8b7Swdenk 
4562835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC)
4572835e518SJon Loeliger     #define CONFIG_CMD_MII
4582835e518SJon Loeliger #endif
4592835e518SJon Loeliger 
4602835e518SJon Loeliger #if defined(CFG_RAMBOOT)
4612835e518SJon Loeliger     #undef CONFIG_CMD_ENV
4622835e518SJon Loeliger     #undef CONFIG_CMD_LOADS
4632835e518SJon Loeliger #endif
4642835e518SJon Loeliger 
46542d1f039Swdenk 
46642d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
46742d1f039Swdenk 
46842d1f039Swdenk /*
46942d1f039Swdenk  * Miscellaneous configurable options
47042d1f039Swdenk  */
47142d1f039Swdenk #define CFG_LONGHELP			/* undef to save memory	*/
47222abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
4730ac6f8b7Swdenk #define CFG_LOAD_ADDR	0x1000000	/* default load address */
4740ac6f8b7Swdenk #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
4750ac6f8b7Swdenk 
4762835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
47742d1f039Swdenk     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
47842d1f039Swdenk #else
47942d1f039Swdenk     #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
48042d1f039Swdenk #endif
4810ac6f8b7Swdenk 
48242d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
48342d1f039Swdenk #define CFG_MAXARGS	16		/* max number of command args */
48442d1f039Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
48542d1f039Swdenk #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
48642d1f039Swdenk 
48742d1f039Swdenk /*
48842d1f039Swdenk  * For booting Linux, the board info and command line data
48942d1f039Swdenk  * have to be in the first 8 MB of memory, since this is
49042d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
49142d1f039Swdenk  */
49242d1f039Swdenk #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
49342d1f039Swdenk 
49442d1f039Swdenk /*
49542d1f039Swdenk  * Internal Definitions
49642d1f039Swdenk  *
49742d1f039Swdenk  * Boot Flags
49842d1f039Swdenk  */
49942d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
50042d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
50142d1f039Swdenk 
5022835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
50342d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
50442d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
50542d1f039Swdenk #endif
50642d1f039Swdenk 
5079aea9530Swdenk 
5089aea9530Swdenk /*
5099aea9530Swdenk  * Environment Configuration
5109aea9530Swdenk  */
5119aea9530Swdenk 
5120ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
51342d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
51410327dc5SAndy Fleming #define CONFIG_HAS_ETH0
5150ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
516e2ffd59bSwdenk #define CONFIG_HAS_ETH1
5170ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
518e2ffd59bSwdenk #define CONFIG_HAS_ETH2
5190ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
5205ce71580SKumar Gala #define CONFIG_HAS_ETH3
5215ce71580SKumar Gala #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
52242d1f039Swdenk #endif
52342d1f039Swdenk 
5240ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
5250ac6f8b7Swdenk 
5260ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
5270ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
5280ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
5290ac6f8b7Swdenk 
5300ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
5310ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
5320ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
5330ac6f8b7Swdenk 
5340ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
5350ac6f8b7Swdenk 
5360ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5370ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
5380ac6f8b7Swdenk 
5390ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
5400ac6f8b7Swdenk 
5410ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
5420ac6f8b7Swdenk    "netdev=eth0\0"                                                      \
543d3ec0d94SAndy Fleming    "consoledev=ttyCPM\0"						\
544d3ec0d94SAndy Fleming    "ramdiskaddr=1000000\0"						\
545ccc091aaSAndy Fleming    "ramdiskfile=your.ramdisk.u-boot\0"					\
546ccc091aaSAndy Fleming    "fdtaddr=400000\0"							\
547ccc091aaSAndy Fleming    "fdtfile=mpc8560ads.dtb\0"
5480ac6f8b7Swdenk 
5490ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
5500ac6f8b7Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
5510ac6f8b7Swdenk       "nfsroot=$serverip:$rootpath "                                    \
5520ac6f8b7Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5530ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5540ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
555ccc091aaSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
556ccc091aaSAndy Fleming    "bootm $loadaddr - $fdtaddr"
5570ac6f8b7Swdenk 
5580ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
5590ac6f8b7Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
5600ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5610ac6f8b7Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
5620ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
563d3ec0d94SAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
564d3ec0d94SAndy Fleming    "bootm $loadaddr $ramdiskaddr $fdtaddr"
5650ac6f8b7Swdenk 
5660ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
56742d1f039Swdenk 
56842d1f039Swdenk #endif	/* __CONFIG_H */
569