xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 659e2f6736232a08acca8785c206e2b4d9cd07d7)
142d1f039Swdenk /*
20ac6f8b7Swdenk  * Copyright 2004 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8560ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
419c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
4242d1f039Swdenk #define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific */
4342d1f039Swdenk 
440ac6f8b7Swdenk #define CONFIG_PCI
4542d1f039Swdenk #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
4663ff004cSMarian Balakowicz #undef CONFIG_TSEC_ENET 		/* tsec ethernet support */
4742d1f039Swdenk #undef  CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
4863ff004cSMarian Balakowicz #define  CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
4942d1f039Swdenk #define CONFIG_ENV_OVERWRITE
5042d1f039Swdenk #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
5142d1f039Swdenk #define CONFIG_DDR_DLL			/* possible DLL fix needed */
520ac6f8b7Swdenk #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
5342d1f039Swdenk 
54d9b94f28SJon Loeliger #define CONFIG_DDR_ECC			/* only for ECC DDR module */
55d9b94f28SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
56d9b94f28SJon Loeliger 
5742d1f039Swdenk 
580ac6f8b7Swdenk /*
590ac6f8b7Swdenk  * sysclk for MPC85xx
600ac6f8b7Swdenk  *
610ac6f8b7Swdenk  * Two valid values are:
620ac6f8b7Swdenk  *    33000000
630ac6f8b7Swdenk  *    66000000
640ac6f8b7Swdenk  *
650ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
669aea9530Swdenk  * is likely the desired value here, so that is now the default.
679aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
689aea9530Swdenk  * must match the settings of some switches.  Details can be found
699aea9530Swdenk  * in the README.mpc85xxads.
700ac6f8b7Swdenk  */
710ac6f8b7Swdenk 
729aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
739aea9530Swdenk #define CONFIG_SYS_CLK_FREQ	33000000
7442d1f039Swdenk #endif
7542d1f039Swdenk 
769aea9530Swdenk 
770ac6f8b7Swdenk /*
780ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
790ac6f8b7Swdenk  */
8042d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
810ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
820ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
8342d1f039Swdenk 
840ac6f8b7Swdenk #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
850ac6f8b7Swdenk 
860ac6f8b7Swdenk #define CFG_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */
8742d1f039Swdenk 
8842d1f039Swdenk #undef	CFG_DRAM_TEST			/* memory test, takes time */
8942d1f039Swdenk #define CFG_MEMTEST_START	0x00200000	/* memtest region */
9042d1f039Swdenk #define CFG_MEMTEST_END		0x00400000
9142d1f039Swdenk 
9242d1f039Swdenk 
9342d1f039Swdenk /*
9442d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
9542d1f039Swdenk  * actual resources get mapped (not physical addresses)
9642d1f039Swdenk  */
9742d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
980ac6f8b7Swdenk #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
9942d1f039Swdenk #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
10042d1f039Swdenk 
1019aea9530Swdenk 
1029aea9530Swdenk /*
1039aea9530Swdenk  * DDR Setup
1049aea9530Swdenk  */
10542d1f039Swdenk #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
10642d1f039Swdenk #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
1079aea9530Swdenk 
1089aea9530Swdenk #if defined(CONFIG_SPD_EEPROM)
1099aea9530Swdenk     /*
1109aea9530Swdenk      * Determine DDR configuration from I2C interface.
1119aea9530Swdenk      */
1129aea9530Swdenk     #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1139aea9530Swdenk 
1149aea9530Swdenk #else
1159aea9530Swdenk     /*
1169aea9530Swdenk      * Manually set up DDR parameters
1179aea9530Swdenk      */
11842d1f039Swdenk     #define CFG_SDRAM_SIZE	128		/* DDR is 128MB */
1199aea9530Swdenk     #define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1209aea9530Swdenk     #define CFG_DDR_CS0_CONFIG	0x80000002
1219aea9530Swdenk     #define CFG_DDR_TIMING_1	0x37344321
1229aea9530Swdenk     #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1239aea9530Swdenk     #define CFG_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
1249aea9530Swdenk     #define CFG_DDR_MODE	0x00000062	/* DLL,normal,seq,4/2.5 */
1259aea9530Swdenk     #define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
1269aea9530Swdenk #endif
1279aea9530Swdenk 
12842d1f039Swdenk 
1290ac6f8b7Swdenk /*
1300ac6f8b7Swdenk  * SDRAM on the Local Bus
1310ac6f8b7Swdenk  */
1320ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
13342d1f039Swdenk #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
13442d1f039Swdenk 
13542d1f039Swdenk #define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M */
13642d1f039Swdenk #define CFG_BR0_PRELIM		0xff001801	/* port size 32bit */
13742d1f039Swdenk 
13842d1f039Swdenk #define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
13942d1f039Swdenk #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
14042d1f039Swdenk #define CFG_MAX_FLASH_SECT	64		/* sectors per device */
14142d1f039Swdenk #undef	CFG_FLASH_CHECKSUM
1420ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1430ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
14442d1f039Swdenk 
14542d1f039Swdenk #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
14642d1f039Swdenk 
14742d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
14842d1f039Swdenk #define CFG_RAMBOOT
14942d1f039Swdenk #else
15042d1f039Swdenk #undef  CFG_RAMBOOT
15142d1f039Swdenk #endif
15242d1f039Swdenk 
153cf33678eSwdenk #define CFG_FLASH_CFI_DRIVER
154cf33678eSwdenk #define CFG_FLASH_CFI
155cf33678eSwdenk #define CFG_FLASH_EMPTY_INFO
15642d1f039Swdenk 
1570ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1580ac6f8b7Swdenk 
15942d1f039Swdenk 
1600ac6f8b7Swdenk /*
1610ac6f8b7Swdenk  * Local Bus Definitions
1620ac6f8b7Swdenk  */
1630ac6f8b7Swdenk 
1640ac6f8b7Swdenk /*
1650ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1660ac6f8b7Swdenk  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
1670ac6f8b7Swdenk  *
1680ac6f8b7Swdenk  * For BR2, need:
1690ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1700ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1710ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1720ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1730ac6f8b7Swdenk  *    Valid = BR[31] = 1
1740ac6f8b7Swdenk  *
1750ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1760ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1770ac6f8b7Swdenk  *
1780ac6f8b7Swdenk  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
1790ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1800ac6f8b7Swdenk  */
1810ac6f8b7Swdenk 
1820ac6f8b7Swdenk #define CFG_BR2_PRELIM		0xf0001861
1830ac6f8b7Swdenk 
1840ac6f8b7Swdenk /*
1850ac6f8b7Swdenk  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
1860ac6f8b7Swdenk  *
1870ac6f8b7Swdenk  * For OR2, need:
1880ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1890ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1900ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1910ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1920ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1930ac6f8b7Swdenk  *
1940ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1950ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1960ac6f8b7Swdenk  */
1970ac6f8b7Swdenk 
19842d1f039Swdenk #define CFG_OR2_PRELIM		0xfc006901
1990ac6f8b7Swdenk 
2000ac6f8b7Swdenk #define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
2010ac6f8b7Swdenk #define CFG_LBC_LBCR		0x00000000    /* LB config reg */
2020ac6f8b7Swdenk #define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
2030ac6f8b7Swdenk #define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
2040ac6f8b7Swdenk 
2050ac6f8b7Swdenk /*
2060ac6f8b7Swdenk  * LSDMR masks
2070ac6f8b7Swdenk  */
2080ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
2090ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
2100ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
2110ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
2120ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
2130ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
2140ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
2150ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
2160ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
2170ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
2180ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
2190ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
2200ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
2210ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
2220ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
2230ac6f8b7Swdenk 
2240ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
2250ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
2260ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
2270ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
2280ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
2290ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
2300ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
2310ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
2320ac6f8b7Swdenk 
2330ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_BSMA1516	\
2340ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFCR5		\
2350ac6f8b7Swdenk 				| CFG_LBC_LSDMR_PRETOACT3	\
2360ac6f8b7Swdenk 				| CFG_LBC_LSDMR_ACTTORW3	\
2370ac6f8b7Swdenk 				| CFG_LBC_LSDMR_BL8		\
2380ac6f8b7Swdenk 				| CFG_LBC_LSDMR_WRC2		\
2390ac6f8b7Swdenk 				| CFG_LBC_LSDMR_CL3		\
2400ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFEN		\
2410ac6f8b7Swdenk 				)
2420ac6f8b7Swdenk 
2430ac6f8b7Swdenk /*
2440ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2450ac6f8b7Swdenk  */
2460ac6f8b7Swdenk #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
2479aea9530Swdenk 				| CFG_LBC_LSDMR_OP_PCHALL)
2480ac6f8b7Swdenk #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
2499aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2500ac6f8b7Swdenk #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
2519aea9530Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)
2520ac6f8b7Swdenk #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
2539aea9530Swdenk 				| CFG_LBC_LSDMR_OP_MRW)
2540ac6f8b7Swdenk #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
2559aea9530Swdenk 				| CFG_LBC_LSDMR_OP_NORMAL)
2560ac6f8b7Swdenk 
25742d1f039Swdenk 
2589aea9530Swdenk /*
2599aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2609aea9530Swdenk  */
2619aea9530Swdenk #define CFG_BR4_PRELIM          0xf8000801
26242d1f039Swdenk #define CFG_OR4_PRELIM		0xffffe1f1
26342d1f039Swdenk #define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
26442d1f039Swdenk 
26542d1f039Swdenk #define CONFIG_L1_INIT_RAM
26642d1f039Swdenk #define CFG_INIT_RAM_LOCK 	1
2679aea9530Swdenk #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
26842d1f039Swdenk #define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
26942d1f039Swdenk 
27042d1f039Swdenk #define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
27142d1f039Swdenk #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
27242d1f039Swdenk #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
27342d1f039Swdenk 
274a1191902Swdenk #define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
27542d1f039Swdenk #define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
27642d1f039Swdenk 
27742d1f039Swdenk /* Serial Port */
27842d1f039Swdenk #define CONFIG_CONS_ON_SCC	/* define if console on SCC */
27942d1f039Swdenk #undef  CONFIG_CONS_NONE	/* define if console on something else */
28042d1f039Swdenk #define CONFIG_CONS_INDEX       1  /* which serial channel for console */
28142d1f039Swdenk 
28242d1f039Swdenk #define CONFIG_BAUDRATE	 	115200
28342d1f039Swdenk 
28442d1f039Swdenk #define CFG_BAUDRATE_TABLE  \
28542d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
28642d1f039Swdenk 
28742d1f039Swdenk /* Use the HUSH parser */
28842d1f039Swdenk #define CFG_HUSH_PARSER
28942d1f039Swdenk #ifdef  CFG_HUSH_PARSER
29042d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> "
29142d1f039Swdenk #endif
29242d1f039Swdenk 
2930e16387dSMatthew McClintock /* pass open firmware flat tree */
2940e16387dSMatthew McClintock #define CONFIG_OF_FLAT_TREE	1
2950e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP	1
2960e16387dSMatthew McClintock 
2970e16387dSMatthew McClintock /* maximum size of the flat tree (8K) */
2980e16387dSMatthew McClintock #define OF_FLAT_TREE_MAX_SIZE	8192
2990e16387dSMatthew McClintock 
3000e16387dSMatthew McClintock #define OF_CPU			"PowerPC,8560@0"
3010e16387dSMatthew McClintock #define OF_SOC			"soc8560@e0000000"
3020e16387dSMatthew McClintock #define OF_TBCLK		(bd->bi_busfreq / 8)
3030e16387dSMatthew McClintock #define OF_STDOUT_PATH		"/soc8560@e0000000/serial@4500"
3040e16387dSMatthew McClintock 
30520476726SJon Loeliger /*
30620476726SJon Loeliger  * I2C
30720476726SJon Loeliger  */
30820476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
30942d1f039Swdenk #define CONFIG_HARD_I2C		/* I2C with hardware support*/
31042d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
31142d1f039Swdenk #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
31242d1f039Swdenk #define CFG_I2C_SLAVE		0x7F
31342d1f039Swdenk #define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
31420476726SJon Loeliger #define CFG_I2C_OFFSET		0x3000
31542d1f039Swdenk 
3160ac6f8b7Swdenk /* RapidIO MMU */
3170ac6f8b7Swdenk #define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
3180ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
3190ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */
32042d1f039Swdenk 
3210ac6f8b7Swdenk /*
3220ac6f8b7Swdenk  * General PCI
323362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
3240ac6f8b7Swdenk  */
3250ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE	0x80000000
3260ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
3270ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
328362dd830SSergei Shtylyov #define CFG_PCI1_IO_BASE	0x00000000
329362dd830SSergei Shtylyov #define CFG_PCI1_IO_PHYS	0xe2000000
330362dd830SSergei Shtylyov #define CFG_PCI1_IO_SIZE	0x100000	/* 1M */
3310ac6f8b7Swdenk 
3320ac6f8b7Swdenk #if defined(CONFIG_PCI)
3330ac6f8b7Swdenk 
33442d1f039Swdenk #define CONFIG_NET_MULTI
33542d1f039Swdenk #define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
3360ac6f8b7Swdenk 
3370ac6f8b7Swdenk #undef CONFIG_EEPRO100
3380ac6f8b7Swdenk #undef CONFIG_TULIP
3390ac6f8b7Swdenk 
34042d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
34142d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
34242d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
34342d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
34442d1f039Swdenk #endif
3450ac6f8b7Swdenk 
3460ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
34742d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
3480ac6f8b7Swdenk 
3490ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3500ac6f8b7Swdenk 
3510ac6f8b7Swdenk 
3520ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET)
3530ac6f8b7Swdenk 
3540ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
35542d1f039Swdenk #define CONFIG_NET_MULTI 	1
3560ac6f8b7Swdenk #endif
3570ac6f8b7Swdenk 
35842d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management */
359255a3577SKim Phillips #define CONFIG_TSEC1	1
360255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
361255a3577SKim Phillips #define CONFIG_TSEC2	1
362255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
3630ac6f8b7Swdenk #undef CONFIG_MPC85XX_FEC
3640ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3650ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3660ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3670ac6f8b7Swdenk #define TSEC2_PHYIDX		0
368d9b94f28SJon Loeliger 
369d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
370d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
3710ac6f8b7Swdenk 
37242d1f039Swdenk #elif defined(CONFIG_ETHER_ON_FCC)	/* CPM FCC Ethernet */
3730ac6f8b7Swdenk 
37442d1f039Swdenk #define CONFIG_ETHER_ON_FCC	/* define if ether on FCC   */
37542d1f039Swdenk #undef  CONFIG_ETHER_NONE	/* define if ether on something else */
37642d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether */
3770ac6f8b7Swdenk 
37842d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2)
37942d1f039Swdenk   /*
38042d1f039Swdenk    * - Rx-CLK is CLK13
38142d1f039Swdenk    * - Tx-CLK is CLK14
38242d1f039Swdenk    * - Select bus for bd/buffers
38342d1f039Swdenk    * - Full duplex
38442d1f039Swdenk    */
38542d1f039Swdenk   #define CFG_CMXFCR_MASK       (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
38642d1f039Swdenk   #define CFG_CMXFCR_VALUE      (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
38742d1f039Swdenk   #define CFG_CPMFCR_RAMTYPE    0
38842d1f039Swdenk   #define CFG_FCC_PSMR          (FCC_PSMR_FDE)
38942d1f039Swdenk   #define FETH2_RST		0x01
39042d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3)
39142d1f039Swdenk   /* need more definitions here for FE3 */
39242d1f039Swdenk   #define FETH3_RST		0x80
39342d1f039Swdenk #endif  				/* CONFIG_ETHER_INDEX */
3940ac6f8b7Swdenk 
39542d1f039Swdenk #define CONFIG_MII			/* MII PHY management */
39642d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
3970ac6f8b7Swdenk 
39842d1f039Swdenk /*
39942d1f039Swdenk  * GPIO pins used for bit-banged MII communications
40042d1f039Swdenk  */
40142d1f039Swdenk #define MDIO_PORT	2		/* Port C */
40242d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
40342d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
40442d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
40542d1f039Swdenk 
40642d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
40742d1f039Swdenk 			else	iop->pdat &= ~0x00400000
40842d1f039Swdenk 
40942d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
41042d1f039Swdenk 			else	iop->pdat &= ~0x00200000
41142d1f039Swdenk 
41242d1f039Swdenk #define MIIDELAY	udelay(1)
4130ac6f8b7Swdenk 
41442d1f039Swdenk #endif
41542d1f039Swdenk 
4160ac6f8b7Swdenk 
4170ac6f8b7Swdenk /*
4180ac6f8b7Swdenk  * Environment
4190ac6f8b7Swdenk  */
42042d1f039Swdenk #ifndef CFG_RAMBOOT
42142d1f039Swdenk   #define CFG_ENV_IS_IN_FLASH	1
42242d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
4230ac6f8b7Swdenk   #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
42442d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
42542d1f039Swdenk #else
42642d1f039Swdenk   #define CFG_NO_FLASH		1	/* Flash is not usable now */
42742d1f039Swdenk   #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
42842d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
42942d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
43042d1f039Swdenk #endif
43142d1f039Swdenk 
43242d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
43342d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
43442d1f039Swdenk 
4352835e518SJon Loeliger /*
436*659e2f67SJon Loeliger  * BOOTP options
437*659e2f67SJon Loeliger  */
438*659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
439*659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
440*659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
441*659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
442*659e2f67SJon Loeliger 
443*659e2f67SJon Loeliger 
444*659e2f67SJon Loeliger /*
4452835e518SJon Loeliger  * Command line configuration.
4462835e518SJon Loeliger  */
4472835e518SJon Loeliger #include <config_cmd_default.h>
4482835e518SJon Loeliger 
4492835e518SJon Loeliger #define CONFIG_CMD_PING
4502835e518SJon Loeliger #define CONFIG_CMD_I2C
4512835e518SJon Loeliger 
45242d1f039Swdenk #if defined(CONFIG_PCI)
4532835e518SJon Loeliger     #define CONFIG_CMD_PCI
45442d1f039Swdenk #endif
4550ac6f8b7Swdenk 
4562835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC)
4572835e518SJon Loeliger     #define CONFIG_CMD_MII
4582835e518SJon Loeliger #endif
4592835e518SJon Loeliger 
4602835e518SJon Loeliger #if defined(CFG_RAMBOOT)
4612835e518SJon Loeliger     #undef CONFIG_CMD_ENV
4622835e518SJon Loeliger     #undef CONFIG_CMD_LOADS
4632835e518SJon Loeliger #endif
4642835e518SJon Loeliger 
46542d1f039Swdenk 
46642d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
46742d1f039Swdenk 
46842d1f039Swdenk /*
46942d1f039Swdenk  * Miscellaneous configurable options
47042d1f039Swdenk  */
47142d1f039Swdenk #define CFG_LONGHELP			/* undef to save memory	*/
4720ac6f8b7Swdenk #define CFG_LOAD_ADDR	0x1000000	/* default load address */
4730ac6f8b7Swdenk #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
4740ac6f8b7Swdenk 
4752835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
47642d1f039Swdenk     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
47742d1f039Swdenk #else
47842d1f039Swdenk     #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
47942d1f039Swdenk #endif
4800ac6f8b7Swdenk 
48142d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
48242d1f039Swdenk #define CFG_MAXARGS	16		/* max number of command args */
48342d1f039Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
48442d1f039Swdenk #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
48542d1f039Swdenk 
48642d1f039Swdenk /*
48742d1f039Swdenk  * For booting Linux, the board info and command line data
48842d1f039Swdenk  * have to be in the first 8 MB of memory, since this is
48942d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
49042d1f039Swdenk  */
49142d1f039Swdenk #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
49242d1f039Swdenk 
49342d1f039Swdenk /* Cache Configuration */
49442d1f039Swdenk #define CFG_DCACHE_SIZE		32768
49542d1f039Swdenk #define CFG_CACHELINE_SIZE	32
4962835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
49742d1f039Swdenk #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
49842d1f039Swdenk #endif
49942d1f039Swdenk 
50042d1f039Swdenk /*
50142d1f039Swdenk  * Internal Definitions
50242d1f039Swdenk  *
50342d1f039Swdenk  * Boot Flags
50442d1f039Swdenk  */
50542d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
50642d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
50742d1f039Swdenk 
5082835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
50942d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
51042d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
51142d1f039Swdenk #endif
51242d1f039Swdenk 
5139aea9530Swdenk 
5149aea9530Swdenk /*
5159aea9530Swdenk  * Environment Configuration
5169aea9530Swdenk  */
5179aea9530Swdenk 
5180ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
51942d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
5200ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
521e2ffd59bSwdenk #define CONFIG_HAS_ETH1
5220ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
523e2ffd59bSwdenk #define CONFIG_HAS_ETH2
5240ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
52542d1f039Swdenk #endif
52642d1f039Swdenk 
5270ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
5280ac6f8b7Swdenk 
5290ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
5300ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
5310ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
5320ac6f8b7Swdenk 
5330ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
5340ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
5350ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
5360ac6f8b7Swdenk 
5370ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
5380ac6f8b7Swdenk 
5390ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5400ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
5410ac6f8b7Swdenk 
5420ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
5430ac6f8b7Swdenk 
5440ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
5450ac6f8b7Swdenk    "netdev=eth0\0"                                                      \
5460ac6f8b7Swdenk    "consoledev=ttyS0\0"                                                 \
5470ac6f8b7Swdenk    "ramdiskaddr=400000\0"						\
5480ac6f8b7Swdenk    "ramdiskfile=your.ramdisk.u-boot\0"
5490ac6f8b7Swdenk 
5500ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
5510ac6f8b7Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
5520ac6f8b7Swdenk       "nfsroot=$serverip:$rootpath "                                    \
5530ac6f8b7Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5540ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5550ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
5560ac6f8b7Swdenk    "bootm $loadaddr"
5570ac6f8b7Swdenk 
5580ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
5590ac6f8b7Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
5600ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
5610ac6f8b7Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
5620ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
5630ac6f8b7Swdenk    "bootm $loadaddr $ramdiskaddr"
5640ac6f8b7Swdenk 
5650ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
56642d1f039Swdenk 
56742d1f039Swdenk #endif	/* __CONFIG_H */
568