xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 42d1f0394bef0624fc9664714d54bb137931d6a6)
1*42d1f039Swdenk /*
2*42d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
3*42d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
4*42d1f039Swdenk  *
5*42d1f039Swdenk  * See file CREDITS for list of people who contributed to this
6*42d1f039Swdenk  * project.
7*42d1f039Swdenk  *
8*42d1f039Swdenk  * This program is free software; you can redistribute it and/or
9*42d1f039Swdenk  * modify it under the terms of the GNU General Public License as
10*42d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
11*42d1f039Swdenk  * the License, or (at your option) any later version.
12*42d1f039Swdenk  *
13*42d1f039Swdenk  * This program is distributed in the hope that it will be useful,
14*42d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*42d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
16*42d1f039Swdenk  * GNU General Public License for more details.
17*42d1f039Swdenk  *
18*42d1f039Swdenk  * You should have received a copy of the GNU General Public License
19*42d1f039Swdenk  * along with this program; if not, write to the Free Software
20*42d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21*42d1f039Swdenk  * MA 02111-1307 USA
22*42d1f039Swdenk  */
23*42d1f039Swdenk 
24*42d1f039Swdenk /* mpc8560ads board configuration file */
25*42d1f039Swdenk /* please refer to doc/README.mpc85xx for more info */
26*42d1f039Swdenk /* make sure you change the MAC address and other network params first,
27*42d1f039Swdenk  * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
28*42d1f039Swdenk  */
29*42d1f039Swdenk 
30*42d1f039Swdenk #ifndef __CONFIG_H
31*42d1f039Swdenk #define __CONFIG_H
32*42d1f039Swdenk 
33*42d1f039Swdenk /* High Level Configuration Options */
34*42d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE		*/
35*42d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family	*/
36*42d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560	*/
37*42d1f039Swdenk #define CONFIG_MPC85xx_REV1	1	/* MPC85xx Rev 1.0 chip */
38*42d1f039Swdenk #define CONFIG_MPC8560		1	/* MPC8560 specific	*/
39*42d1f039Swdenk #define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific*/
40*42d1f039Swdenk 
41*42d1f039Swdenk #undef  CONFIG_PCI	         	/* pci ethernet support	*/
42*42d1f039Swdenk #define CONFIG_TSEC_ENET 		/* tsec ethernet support*/
43*42d1f039Swdenk #undef  CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
44*42d1f039Swdenk #define CONFIG_ENV_OVERWRITE
45*42d1f039Swdenk #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup */
46*42d1f039Swdenk #undef  CONFIG_DDR_ECC			/* only for ECC DDR module */
47*42d1f039Swdenk 
48*42d1f039Swdenk #if defined(CONFIG_MPC85xx_REV1)
49*42d1f039Swdenk #define CONFIG_DDR_DLL                  /* possible DLL fix needed */
50*42d1f039Swdenk #endif
51*42d1f039Swdenk 
52*42d1f039Swdenk /* Using Localbus SDRAM to emulate flash before we can program the flash,
53*42d1f039Swdenk  * normally you need a flash-boot image(u-boot.bin), if so undef this.
54*42d1f039Swdenk  */
55*42d1f039Swdenk #undef CONFIG_RAM_AS_FLASH
56*42d1f039Swdenk 
57*42d1f039Swdenk #if !defined(CONFIG_PCI)		/* some PCI card is 33Mhz only */
58*42d1f039Swdenk #define CONFIG_SYS_CLK_FREQ	66000000/* sysclk for MPC85xx */
59*42d1f039Swdenk #else
60*42d1f039Swdenk #define CONFIG_SYS_CLK_FREQ     33000000/* most pci cards are 33Mhz */
61*42d1f039Swdenk #endif
62*42d1f039Swdenk 
63*42d1f039Swdenk #if !defined(CONFIG_SPD_EEPROM)		/* manually set up DDR parameters */
64*42d1f039Swdenk #define CONFIG_DDR_SETTING
65*42d1f039Swdenk #endif
66*42d1f039Swdenk 
67*42d1f039Swdenk /* below can be toggled for performance analysis. otherwise use default */
68*42d1f039Swdenk #define CONFIG_L2_CACHE                     /* toggle L2 cache         */
69*42d1f039Swdenk #undef  CONFIG_BTB                          /* toggle branch predition */
70*42d1f039Swdenk #undef  CONFIG_ADDR_STREAMING               /* toggle addr streaming   */
71*42d1f039Swdenk 
72*42d1f039Swdenk #define CONFIG_BOARD_PRE_INIT   1           /* Call board_pre_init      */
73*42d1f039Swdenk 
74*42d1f039Swdenk #undef  CFG_DRAM_TEST                       /* memory test, takes time  */
75*42d1f039Swdenk #define CFG_MEMTEST_START       0x00200000  /* memtest region */
76*42d1f039Swdenk #define CFG_MEMTEST_END         0x00400000
77*42d1f039Swdenk 
78*42d1f039Swdenk #if (defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET) || \
79*42d1f039Swdenk      defined(CONFIG_PCI) && defined(CONFIG_ETHER_ON_FCC) || \
80*42d1f039Swdenk      defined(CONFIG_TSEC_ENET) && defined(CONFIG_ETHER_ON_FCC))
81*42d1f039Swdenk #error "You can only use ONE of PCI Ethernet Card or TSEC Ethernet or CPM FCC."
82*42d1f039Swdenk #endif
83*42d1f039Swdenk 
84*42d1f039Swdenk /*
85*42d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
86*42d1f039Swdenk  * actual resources get mapped (not physical addresses)
87*42d1f039Swdenk  */
88*42d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default	*/
89*42d1f039Swdenk #define CFG_CCSRBAR             0xfdf00000      /* relocated CCSRBAR    */
90*42d1f039Swdenk #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR	*/
91*42d1f039Swdenk 
92*42d1f039Swdenk #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory  */
93*42d1f039Swdenk #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
94*42d1f039Swdenk #define CFG_SDRAM_SIZE		128		/* DDR is 128MB	*/
95*42d1f039Swdenk 
96*42d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH)
97*42d1f039Swdenk #define CFG_LBC_SDRAM_BASE      0xfc000000      /* Localbus SDRAM */
98*42d1f039Swdenk #else
99*42d1f039Swdenk #define CFG_LBC_SDRAM_BASE      0xf8000000      /* Localbus SDRAM */
100*42d1f039Swdenk #endif
101*42d1f039Swdenk #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB	*/
102*42d1f039Swdenk 
103*42d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH)
104*42d1f039Swdenk #define CFG_FLASH_BASE        0xf8000000      /* start of FLASH  16M  */
105*42d1f039Swdenk #define CFG_BR0_PRELIM        0xf8001801      /* port size 32bit */
106*42d1f039Swdenk #else /* Boot from real Flash */
107*42d1f039Swdenk #define CFG_FLASH_BASE        0xff000000      /* start of FLASH 16M    */
108*42d1f039Swdenk #define CFG_BR0_PRELIM        0xff001801      /* port size 32bit      */
109*42d1f039Swdenk #endif
110*42d1f039Swdenk 
111*42d1f039Swdenk #define CFG_OR0_PRELIM          0xff006ff7      /* 16MB Flash           */
112*42d1f039Swdenk #define CFG_MAX_FLASH_BANKS	1		/* number of banks	*/
113*42d1f039Swdenk #define CFG_MAX_FLASH_SECT	64		/* sectors per device   */
114*42d1f039Swdenk #undef	CFG_FLASH_CHECKSUM
115*42d1f039Swdenk #define CFG_FLASH_ERASE_TOUT	60000	/* Timeout for Flash Erase (in ms)	*/
116*42d1f039Swdenk #define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/
117*42d1f039Swdenk 
118*42d1f039Swdenk #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor	*/
119*42d1f039Swdenk 
120*42d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
121*42d1f039Swdenk #define CFG_RAMBOOT
122*42d1f039Swdenk #else
123*42d1f039Swdenk #undef  CFG_RAMBOOT
124*42d1f039Swdenk #endif
125*42d1f039Swdenk 
126*42d1f039Swdenk #define SPD_EEPROM_ADDRESS 	0x51     	/*  DDR DIMM */
127*42d1f039Swdenk 
128*42d1f039Swdenk #if defined(CONFIG_DDR_SETTING)
129*42d1f039Swdenk #define	CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
130*42d1f039Swdenk #define CFG_DDR_CS0_CONFIG	0x80000002
131*42d1f039Swdenk #define CFG_DDR_TIMING_1	0x37344321
132*42d1f039Swdenk #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning*/
133*42d1f039Swdenk #define CFG_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR*/
134*42d1f039Swdenk #define CFG_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
135*42d1f039Swdenk #define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page*/
136*42d1f039Swdenk #endif
137*42d1f039Swdenk 
138*42d1f039Swdenk #undef CONFIG_CLOCKS_IN_MHZ
139*42d1f039Swdenk 
140*42d1f039Swdenk /* local bus definitions */
141*42d1f039Swdenk #define CFG_BR2_PRELIM		0xf8001861	/* 64MB localbus SDRAM  */
142*42d1f039Swdenk #define CFG_OR2_PRELIM		0xfc006901
143*42d1f039Swdenk #define CFG_LBC_LCRR		0x00030004	/* local bus freq 	*/
144*42d1f039Swdenk #define CFG_LBC_LBCR		0x00000000
145*42d1f039Swdenk #define CFG_LBC_LSRT		0x20000000
146*42d1f039Swdenk #define CFG_LBC_MRTPR		0x20000000
147*42d1f039Swdenk #define CFG_LBC_LSDMR_1		0x2861b723
148*42d1f039Swdenk #define CFG_LBC_LSDMR_2		0x0861b723
149*42d1f039Swdenk #define CFG_LBC_LSDMR_3		0x0861b723
150*42d1f039Swdenk #define CFG_LBC_LSDMR_4		0x1861b723
151*42d1f039Swdenk #define CFG_LBC_LSDMR_5		0x4061b723
152*42d1f039Swdenk 
153*42d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH)
154*42d1f039Swdenk #define CFG_BR4_PRELIM          0xf8000801      /* 32KB, 8-bit wide for ADS config reg */
155*42d1f039Swdenk #else
156*42d1f039Swdenk #define CFG_BR4_PRELIM          0xfc000801      /* 32KB, 8-bit wide for ADS config reg */
157*42d1f039Swdenk #endif
158*42d1f039Swdenk #define CFG_OR4_PRELIM		0xffffe1f1
159*42d1f039Swdenk #define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
160*42d1f039Swdenk 
161*42d1f039Swdenk #define CONFIG_L1_INIT_RAM
162*42d1f039Swdenk #define CFG_INIT_RAM_LOCK 	1
163*42d1f039Swdenk #define CFG_INIT_RAM_ADDR       0x40000000      /* Initial RAM address  */
164*42d1f039Swdenk #define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
165*42d1f039Swdenk 
166*42d1f039Swdenk #define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
167*42d1f039Swdenk #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
168*42d1f039Swdenk #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
169*42d1f039Swdenk 
170*42d1f039Swdenk #define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
171*42d1f039Swdenk #define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
172*42d1f039Swdenk 
173*42d1f039Swdenk /* Serial Port */
174*42d1f039Swdenk #define CONFIG_CONS_ON_SCC              	/* define if console on SCC */
175*42d1f039Swdenk #undef  CONFIG_CONS_NONE                	/* define if console on something else */
176*42d1f039Swdenk #define CONFIG_CONS_INDEX       1       	/* which serial channel for console */
177*42d1f039Swdenk 
178*42d1f039Swdenk #define CONFIG_BAUDRATE	 	115200
179*42d1f039Swdenk 
180*42d1f039Swdenk #define CFG_BAUDRATE_TABLE  \
181*42d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
182*42d1f039Swdenk 
183*42d1f039Swdenk /* Use the HUSH parser */
184*42d1f039Swdenk #define CFG_HUSH_PARSER
185*42d1f039Swdenk #ifdef  CFG_HUSH_PARSER
186*42d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> "
187*42d1f039Swdenk #endif
188*42d1f039Swdenk 
189*42d1f039Swdenk /* I2C */
190*42d1f039Swdenk #define  CONFIG_HARD_I2C    		/* I2C with hardware support*/
191*42d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
192*42d1f039Swdenk #define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/
193*42d1f039Swdenk #define CFG_I2C_SLAVE		0x7F
194*42d1f039Swdenk #define CFG_I2C_NOPROBES        {0x69}  /* Don't probe these addrs */
195*42d1f039Swdenk 
196*42d1f039Swdenk #define CFG_PCI_MEM_BASE	0xe0000000
197*42d1f039Swdenk #define CFG_PCI_MEM_PHYS	0xe0000000
198*42d1f039Swdenk #define CFG_PCI_MEM_SIZE	0x10000000
199*42d1f039Swdenk 
200*42d1f039Swdenk #if defined(CONFIG_PCI) 		/* PCI Ethernet card */
201*42d1f039Swdenk #define CONFIG_NET_MULTI
202*42d1f039Swdenk #define CONFIG_EEPRO100
203*42d1f039Swdenk #undef CONFIG_TULIP
204*42d1f039Swdenk #define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
205*42d1f039Swdenk   #if !defined(CONFIG_PCI_PNP)
206*42d1f039Swdenk   #define PCI_ENET0_IOADDR    	0xe0000000
207*42d1f039Swdenk   #define PCI_ENET0_MEMADDR     0xe0000000
208*42d1f039Swdenk   #define PCI_IDSEL_NUMBER      0x0c 	/* slot0->3(IDSEL)=12->15 */
209*42d1f039Swdenk   #endif
210*42d1f039Swdenk #define CONFIG_PCI_SCAN_SHOW    1       /* show pci devices on startup  */
211*42d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
212*42d1f039Swdenk #if defined(CONFIG_MPC85xx_REV1) 	/* Errata PCI 7 */
213*42d1f039Swdenk   #define CFG_PCI_SUBSYS_DEVICEID 0x0003
214*42d1f039Swdenk #else
215*42d1f039Swdenk   #define CFG_PCI_SUBSYS_DEVICEID 0x0009
216*42d1f039Swdenk #endif
217*42d1f039Swdenk #elif defined(CONFIG_TSEC_ENET) 	/* TSEC Ethernet port */
218*42d1f039Swdenk #define CONFIG_NET_MULTI 	1
219*42d1f039Swdenk #define CONFIG_PHY_M88E1011      1       /* GigaBit Ether PHY        */
220*42d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management		*/
221*42d1f039Swdenk #define CONFIG_PHY_ADDR		8	/* PHY address			*/
222*42d1f039Swdenk #elif defined(CONFIG_ETHER_ON_FCC)	/* CPM FCC Ethernet */
223*42d1f039Swdenk #define CONFIG_ETHER_ON_FCC             /* define if ether on FCC   */
224*42d1f039Swdenk #undef  CONFIG_ETHER_NONE               /* define if ether on something else */
225*42d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether  */
226*42d1f039Swdenk   #if (CONFIG_ETHER_INDEX == 2)
227*42d1f039Swdenk   /*
228*42d1f039Swdenk    * - Rx-CLK is CLK13
229*42d1f039Swdenk    * - Tx-CLK is CLK14
230*42d1f039Swdenk    * - Select bus for bd/buffers
231*42d1f039Swdenk    * - Full duplex
232*42d1f039Swdenk    */
233*42d1f039Swdenk   #define CFG_CMXFCR_MASK       (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
234*42d1f039Swdenk   #define CFG_CMXFCR_VALUE      (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
235*42d1f039Swdenk   #define CFG_CPMFCR_RAMTYPE    0
236*42d1f039Swdenk   #define CFG_FCC_PSMR          (FCC_PSMR_FDE)
237*42d1f039Swdenk   #define FETH2_RST		0x01
238*42d1f039Swdenk   #elif (CONFIG_ETHER_INDEX == 3)
239*42d1f039Swdenk   /* need more definitions here for FE3 */
240*42d1f039Swdenk   #define FETH3_RST		0x80
241*42d1f039Swdenk   #endif  				/* CONFIG_ETHER_INDEX */
242*42d1f039Swdenk #define CONFIG_MII			/* MII PHY management */
243*42d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management	*/
244*42d1f039Swdenk /*
245*42d1f039Swdenk  * GPIO pins used for bit-banged MII communications
246*42d1f039Swdenk  */
247*42d1f039Swdenk #define MDIO_PORT	2		/* Port C */
248*42d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
249*42d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
250*42d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
251*42d1f039Swdenk 
252*42d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
253*42d1f039Swdenk 			else	iop->pdat &= ~0x00400000
254*42d1f039Swdenk 
255*42d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
256*42d1f039Swdenk 			else	iop->pdat &= ~0x00200000
257*42d1f039Swdenk 
258*42d1f039Swdenk #define MIIDELAY	udelay(1)
259*42d1f039Swdenk #endif
260*42d1f039Swdenk 
261*42d1f039Swdenk /* Environment */
262*42d1f039Swdenk #ifndef CFG_RAMBOOT
263*42d1f039Swdenk   #if defined(CONFIG_RAM_AS_FLASH)
264*42d1f039Swdenk   #define CFG_ENV_IS_NOWHERE
265*42d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_FLASH_BASE + 0x100000)
266*42d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
267*42d1f039Swdenk   #else
268*42d1f039Swdenk   #define CFG_ENV_IS_IN_FLASH	1
269*42d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
270*42d1f039Swdenk   #define CFG_ENV_SECT_SIZE	0x40000	/* 128K(one sector) for env */
271*42d1f039Swdenk   #endif
272*42d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
273*42d1f039Swdenk #else
274*42d1f039Swdenk #define CFG_NO_FLASH		1	/* Flash is not usable now	*/
275*42d1f039Swdenk #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only	*/
276*42d1f039Swdenk #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
277*42d1f039Swdenk #define CFG_ENV_SIZE		0x2000
278*42d1f039Swdenk #endif
279*42d1f039Swdenk 
280*42d1f039Swdenk #define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=163.12.64.52:/localhome/r6aads/linuxppc/target ip=10.82.0.105:163.12.64.52:10.82.1.254:255.255.254.0:mpc8560ads-003:eth0:off console=ttyS0,115200"
281*42d1f039Swdenk /*#define CONFIG_BOOTARGS      "root=/dev/ram rw console=ttyS0,115200"*/
282*42d1f039Swdenk #define CONFIG_BOOTCOMMAND	"bootm 0xff400000 0xff700000"
283*42d1f039Swdenk #define CONFIG_BOOTDELAY	3	/* -1 disable autoboot */
284*42d1f039Swdenk 
285*42d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/
286*42d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/
287*42d1f039Swdenk 
288*42d1f039Swdenk #if defined(CFG_RAMBOOT) || defined(CONFIG_RAM_AS_FLASH)
289*42d1f039Swdenk   #if defined(CONFIG_PCI)
290*42d1f039Swdenk   #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL | CFG_CMD_PCI | \
291*42d1f039Swdenk 				CFG_CMD_PING | CFG_CMD_I2C) & \
292*42d1f039Swdenk 				 ~(CFG_CMD_ENV | \
293*42d1f039Swdenk 				  CFG_CMD_LOADS ))
294*42d1f039Swdenk   #elif defined(CONFIG_TSEC_ENET)
295*42d1f039Swdenk   #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL | CFG_CMD_PING | \
296*42d1f039Swdenk 				CFG_CMD_I2C ) & \
297*42d1f039Swdenk 				~(CFG_CMD_ENV))
298*42d1f039Swdenk   #elif defined(CONFIG_ETHER_ON_FCC)
299*42d1f039Swdenk   #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL | CFG_CMD_MII | \
300*42d1f039Swdenk 				CFG_CMD_PING | CFG_CMD_I2C) & \
301*42d1f039Swdenk 				~(CFG_CMD_ENV))
302*42d1f039Swdenk   #endif
303*42d1f039Swdenk #else
304*42d1f039Swdenk   #if defined(CONFIG_PCI)
305*42d1f039Swdenk   #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL | CFG_CMD_PCI | \
306*42d1f039Swdenk 				CFG_CMD_PING | CFG_CMD_I2C)
307*42d1f039Swdenk   #elif defined(CONFIG_TSEC_ENET)
308*42d1f039Swdenk   #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL | CFG_CMD_PING | \
309*42d1f039Swdenk 				CFG_CMD_I2C)
310*42d1f039Swdenk   #elif defined(CONFIG_ETHER_ON_FCC)
311*42d1f039Swdenk   #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL | CFG_CMD_MII | \
312*42d1f039Swdenk 				CFG_CMD_PING | CFG_CMD_I2C)
313*42d1f039Swdenk   #endif
314*42d1f039Swdenk #endif
315*42d1f039Swdenk #include <cmd_confdefs.h>
316*42d1f039Swdenk 
317*42d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled		*/
318*42d1f039Swdenk 
319*42d1f039Swdenk /*
320*42d1f039Swdenk  * Miscellaneous configurable options
321*42d1f039Swdenk  */
322*42d1f039Swdenk #define CFG_LONGHELP			/* undef to save memory		*/
323*42d1f039Swdenk #define CFG_PROMPT	"MPC8560ADS=> "	/* Monitor Command Prompt	*/
324*42d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
325*42d1f039Swdenk #define CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/
326*42d1f039Swdenk #else
327*42d1f039Swdenk #define CFG_CBSIZE	256		/* Console I/O Buffer Size	*/
328*42d1f039Swdenk #endif
329*42d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
330*42d1f039Swdenk #define CFG_MAXARGS	16		/* max number of command args	*/
331*42d1f039Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/
332*42d1f039Swdenk #define CFG_LOAD_ADDR	0x1000000	/* default load address */
333*42d1f039Swdenk #define CFG_HZ		1000		/* decrementer freq: 1 ms ticks */
334*42d1f039Swdenk 
335*42d1f039Swdenk /*
336*42d1f039Swdenk  * For booting Linux, the board info and command line data
337*42d1f039Swdenk  * have to be in the first 8 MB of memory, since this is
338*42d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
339*42d1f039Swdenk  */
340*42d1f039Swdenk #define CFG_BOOTMAPSZ		(8 << 20) /* Initial Memory map for Linux */
341*42d1f039Swdenk 
342*42d1f039Swdenk /* Cache Configuration */
343*42d1f039Swdenk #define CFG_DCACHE_SIZE		32768
344*42d1f039Swdenk #define CFG_CACHELINE_SIZE	32
345*42d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
346*42d1f039Swdenk #define CFG_CACHELINE_SHIFT	5	/* log base 2 of the above value */
347*42d1f039Swdenk #endif
348*42d1f039Swdenk 
349*42d1f039Swdenk /*
350*42d1f039Swdenk  * Internal Definitions
351*42d1f039Swdenk  *
352*42d1f039Swdenk  * Boot Flags
353*42d1f039Swdenk  */
354*42d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
355*42d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot		*/
356*42d1f039Swdenk 
357*42d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
358*42d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
359*42d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
360*42d1f039Swdenk #endif
361*42d1f039Swdenk 
362*42d1f039Swdenk /*Note: change below for your network setting!!! */
363*42d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
364*42d1f039Swdenk #define CONFIG_ETHADDR  00:01:af:07:9b:8a
365*42d1f039Swdenk #define CONFIG_ETH1ADDR  00:01:af:07:9b:8b
366*42d1f039Swdenk #define CONFIG_ETH2ADDR  00:01:af:07:9b:8c
367*42d1f039Swdenk #endif
368*42d1f039Swdenk 
369*42d1f039Swdenk #define CONFIG_SERVERIP 	163.12.64.52
370*42d1f039Swdenk #define CONFIG_IPADDR  		10.82.0.105
371*42d1f039Swdenk #define CONFIG_GATEWAYIP	10.82.1.254
372*42d1f039Swdenk #define CONFIG_NETMASK		255.255.254.0
373*42d1f039Swdenk #define CONFIG_HOSTNAME 	MPC8560ADS_PILOT_003
374*42d1f039Swdenk #define CONFIG_ROOTPATH 	/home/r6aads/mpclinux/eldk-2.0.2/ppc_82xx
375*42d1f039Swdenk #define CONFIG_BOOTFILE 	pImage
376*42d1f039Swdenk 
377*42d1f039Swdenk #endif	/* __CONFIG_H */
378