142d1f039Swdenk /* 20ac6f8b7Swdenk * Copyright 2004 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 642d1f039Swdenk * See file CREDITS for list of people who contributed to this 742d1f039Swdenk * project. 842d1f039Swdenk * 942d1f039Swdenk * This program is free software; you can redistribute it and/or 1042d1f039Swdenk * modify it under the terms of the GNU General Public License as 1142d1f039Swdenk * published by the Free Software Foundation; either version 2 of 1242d1f039Swdenk * the License, or (at your option) any later version. 1342d1f039Swdenk * 1442d1f039Swdenk * This program is distributed in the hope that it will be useful, 1542d1f039Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1642d1f039Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1742d1f039Swdenk * GNU General Public License for more details. 1842d1f039Swdenk * 1942d1f039Swdenk * You should have received a copy of the GNU General Public License 2042d1f039Swdenk * along with this program; if not, write to the Free Software 2142d1f039Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2242d1f039Swdenk * MA 02111-1307 USA 2342d1f039Swdenk */ 2442d1f039Swdenk 250ac6f8b7Swdenk /* 260ac6f8b7Swdenk * mpc8560ads board configuration file 270ac6f8b7Swdenk * 280ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 290ac6f8b7Swdenk * 300ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 310ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 3242d1f039Swdenk */ 3342d1f039Swdenk 3442d1f039Swdenk #ifndef __CONFIG_H 3542d1f039Swdenk #define __CONFIG_H 3642d1f039Swdenk 3742d1f039Swdenk /* High Level Configuration Options */ 3842d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3942d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 4042d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 419c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 4242d1f039Swdenk #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */ 43f060054dSKumar Gala #define CONFIG_MPC8560 1 4442d1f039Swdenk 45*2ae18241SWolfgang Denk /* 46*2ae18241SWolfgang Denk * default CCARBAR is at 0xff700000 47*2ae18241SWolfgang Denk * assume U-Boot is less than 0.5MB 48*2ae18241SWolfgang Denk */ 49*2ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 50*2ae18241SWolfgang Denk 510ac6f8b7Swdenk #define CONFIG_PCI 520151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 5342d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 5442d1f039Swdenk #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ 5542d1f039Swdenk #define CONFIG_ENV_OVERWRITE 567232a272SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 57004eca0cSPeter Tyser #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */ 5842d1f039Swdenk 590ac6f8b7Swdenk /* 600ac6f8b7Swdenk * sysclk for MPC85xx 610ac6f8b7Swdenk * 620ac6f8b7Swdenk * Two valid values are: 630ac6f8b7Swdenk * 33000000 640ac6f8b7Swdenk * 66000000 650ac6f8b7Swdenk * 660ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 679aea9530Swdenk * is likely the desired value here, so that is now the default. 689aea9530Swdenk * The board, however, can run at 66MHz. In any event, this value 699aea9530Swdenk * must match the settings of some switches. Details can be found 709aea9530Swdenk * in the README.mpc85xxads. 710ac6f8b7Swdenk */ 720ac6f8b7Swdenk 739aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ 749aea9530Swdenk #define CONFIG_SYS_CLK_FREQ 33000000 7542d1f039Swdenk #endif 7642d1f039Swdenk 779aea9530Swdenk 780ac6f8b7Swdenk /* 790ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 800ac6f8b7Swdenk */ 8142d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 820ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 8342d1f039Swdenk 846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 8542d1f039Swdenk 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 8842d1f039Swdenk 8942d1f039Swdenk 9042d1f039Swdenk /* 9142d1f039Swdenk * Base addresses -- Note these are effective addresses where the 9242d1f039Swdenk * actual resources get mapped (not physical addresses) 9342d1f039Swdenk */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 9842d1f039Swdenk 998b625114SJon Loeliger /* DDR Setup */ 1008b625114SJon Loeliger #define CONFIG_FSL_DDR1 1018b625114SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 1028b625114SJon Loeliger #define CONFIG_DDR_SPD 1038b625114SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 1049aea9530Swdenk 1058b625114SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1068b625114SJon Loeliger 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1099aea9530Swdenk 1108b625114SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 1118b625114SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1128b625114SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1139aea9530Swdenk 1148b625114SJon Loeliger /* I2C addresses of SPD EEPROMs */ 1158b625114SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1168b625114SJon Loeliger 1178b625114SJon Loeliger /* These are used when DDR doesn't use SPD. */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x37344321 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 12642d1f039Swdenk 1270ac6f8b7Swdenk /* 1280ac6f8b7Swdenk * SDRAM on the Local Bus 1290ac6f8b7Swdenk */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 13242d1f039Swdenk 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ 13542d1f039Swdenk 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 14242d1f039Swdenk 14314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 14442d1f039Swdenk 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 14742d1f039Swdenk #else 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 14942d1f039Swdenk #endif 15042d1f039Swdenk 15100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 15442d1f039Swdenk 1550ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 1560ac6f8b7Swdenk 15742d1f039Swdenk 1580ac6f8b7Swdenk /* 1590ac6f8b7Swdenk * Local Bus Definitions 1600ac6f8b7Swdenk */ 1610ac6f8b7Swdenk 1620ac6f8b7Swdenk /* 1630ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 1650ac6f8b7Swdenk * 1660ac6f8b7Swdenk * For BR2, need: 1670ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 1680ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 1690ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 1700ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 1710ac6f8b7Swdenk * Valid = BR[31] = 1 1720ac6f8b7Swdenk * 1730ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1740ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 1750ac6f8b7Swdenk * 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 1770ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 1780ac6f8b7Swdenk */ 1790ac6f8b7Swdenk 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 1810ac6f8b7Swdenk 1820ac6f8b7Swdenk /* 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 1840ac6f8b7Swdenk * 1850ac6f8b7Swdenk * For OR2, need: 1860ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 1870ac6f8b7Swdenk * XAM, OR2[17:18] = 11 1880ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 1890ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 1900ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 1910ac6f8b7Swdenk * 1920ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1930ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 1940ac6f8b7Swdenk */ 1950ac6f8b7Swdenk 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 1970ac6f8b7Swdenk 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 2020ac6f8b7Swdenk 203b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ 204b0fe93edSKumar Gala | LSDMR_RFCR5 \ 205b0fe93edSKumar Gala | LSDMR_PRETOACT3 \ 206b0fe93edSKumar Gala | LSDMR_ACTTORW3 \ 207b0fe93edSKumar Gala | LSDMR_BL8 \ 208b0fe93edSKumar Gala | LSDMR_WRC2 \ 209b0fe93edSKumar Gala | LSDMR_CL3 \ 210b0fe93edSKumar Gala | LSDMR_RFEN \ 2110ac6f8b7Swdenk ) 2120ac6f8b7Swdenk 2130ac6f8b7Swdenk /* 2140ac6f8b7Swdenk * SDRAM Controller configuration sequence. 2150ac6f8b7Swdenk */ 216b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 217b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 218b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 219b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 220b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 2210ac6f8b7Swdenk 22242d1f039Swdenk 2239aea9530Swdenk /* 2249aea9530Swdenk * 32KB, 8-bit wide for ADS config reg 2259aea9530Swdenk */ 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xf8000801 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) 22942d1f039Swdenk 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 23342d1f039Swdenk 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 23742d1f039Swdenk 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 24042d1f039Swdenk 24142d1f039Swdenk /* Serial Port */ 24242d1f039Swdenk #define CONFIG_CONS_ON_SCC /* define if console on SCC */ 24342d1f039Swdenk #undef CONFIG_CONS_NONE /* define if console on something else */ 24442d1f039Swdenk #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ 24542d1f039Swdenk 24642d1f039Swdenk #define CONFIG_BAUDRATE 115200 24742d1f039Swdenk 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 24942d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 25042d1f039Swdenk 25142d1f039Swdenk /* Use the HUSH parser */ 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 25542d1f039Swdenk #endif 25642d1f039Swdenk 2570e16387dSMatthew McClintock /* pass open firmware flat tree */ 2585ce71580SKumar Gala #define CONFIG_OF_LIBFDT 1 2590e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 2605ce71580SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2610e16387dSMatthew McClintock 26220476726SJon Loeliger /* 26320476726SJon Loeliger * I2C 26420476726SJon Loeliger */ 26520476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 26642d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 26742d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 27242d1f039Swdenk 2730ac6f8b7Swdenk /* RapidIO MMU */ 2745af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ 27510795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ 2765af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 27842d1f039Swdenk 2790ac6f8b7Swdenk /* 2800ac6f8b7Swdenk * General PCI 281362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 2820ac6f8b7Swdenk */ 2835af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 28410795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2855af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 287aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 2885f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 2910ac6f8b7Swdenk 2920ac6f8b7Swdenk #if defined(CONFIG_PCI) 2930ac6f8b7Swdenk 29442d1f039Swdenk #define CONFIG_NET_MULTI 29542d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2960ac6f8b7Swdenk 2970ac6f8b7Swdenk #undef CONFIG_EEPRO100 2980ac6f8b7Swdenk #undef CONFIG_TULIP 2990ac6f8b7Swdenk 30042d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 30142d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 30242d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 30342d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 30442d1f039Swdenk #endif 3050ac6f8b7Swdenk 3060ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 3080ac6f8b7Swdenk 3090ac6f8b7Swdenk #endif /* CONFIG_PCI */ 3100ac6f8b7Swdenk 3110ac6f8b7Swdenk 312ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET 3130ac6f8b7Swdenk 3140ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI 31542d1f039Swdenk #define CONFIG_NET_MULTI 1 3160ac6f8b7Swdenk #endif 3170ac6f8b7Swdenk 318ccc091aaSAndy Fleming #ifndef CONFIG_MII 31942d1f039Swdenk #define CONFIG_MII 1 /* MII PHY management */ 320ccc091aaSAndy Fleming #endif 321255a3577SKim Phillips #define CONFIG_TSEC1 1 322255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 323255a3577SKim Phillips #define CONFIG_TSEC2 1 324255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 3250ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 3260ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 3270ac6f8b7Swdenk #define TSEC1_PHYIDX 0 3280ac6f8b7Swdenk #define TSEC2_PHYIDX 0 3293a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3303a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 331d9b94f28SJon Loeliger 332d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 333d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 3340ac6f8b7Swdenk 335ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */ 3360ac6f8b7Swdenk 337ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */ 338ccc091aaSAndy Fleming 33942d1f039Swdenk #undef CONFIG_ETHER_NONE /* define if ether on something else */ 34042d1f039Swdenk #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ 3410ac6f8b7Swdenk 34242d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2) 34342d1f039Swdenk /* 34442d1f039Swdenk * - Rx-CLK is CLK13 34542d1f039Swdenk * - Tx-CLK is CLK14 34642d1f039Swdenk * - Select bus for bd/buffers 34742d1f039Swdenk * - Full duplex 34842d1f039Swdenk */ 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPMFCR_RAMTYPE 0 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) 35342d1f039Swdenk #define FETH2_RST 0x01 35442d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3) 35542d1f039Swdenk /* need more definitions here for FE3 */ 35642d1f039Swdenk #define FETH3_RST 0x80 35742d1f039Swdenk #endif /* CONFIG_ETHER_INDEX */ 3580ac6f8b7Swdenk 359ccc091aaSAndy Fleming #ifndef CONFIG_MII 360ccc091aaSAndy Fleming #define CONFIG_MII 1 /* MII PHY management */ 361ccc091aaSAndy Fleming #endif 362ccc091aaSAndy Fleming 36342d1f039Swdenk #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ 3640ac6f8b7Swdenk 36542d1f039Swdenk /* 36642d1f039Swdenk * GPIO pins used for bit-banged MII communications 36742d1f039Swdenk */ 36842d1f039Swdenk #define MDIO_PORT 2 /* Port C */ 369be225442SLuigi 'Comio' Mantellini #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \ 370be225442SLuigi 'Comio' Mantellini (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT ) 371be225442SLuigi 'Comio' Mantellini #define MDC_DECLARE MDIO_DECLARE 372be225442SLuigi 'Comio' Mantellini 37342d1f039Swdenk #define MDIO_ACTIVE (iop->pdir |= 0x00400000) 37442d1f039Swdenk #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) 37542d1f039Swdenk #define MDIO_READ ((iop->pdat & 0x00400000) != 0) 37642d1f039Swdenk 37742d1f039Swdenk #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ 37842d1f039Swdenk else iop->pdat &= ~0x00400000 37942d1f039Swdenk 38042d1f039Swdenk #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ 38142d1f039Swdenk else iop->pdat &= ~0x00200000 38242d1f039Swdenk 38342d1f039Swdenk #define MIIDELAY udelay(1) 3840ac6f8b7Swdenk 38542d1f039Swdenk #endif 38642d1f039Swdenk 3870ac6f8b7Swdenk 3880ac6f8b7Swdenk /* 3890ac6f8b7Swdenk * Environment 3900ac6f8b7Swdenk */ 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3925a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3940e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3950e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 39642d1f039Swdenk #else 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 39893f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4000e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 40142d1f039Swdenk #endif 40242d1f039Swdenk 40342d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 40542d1f039Swdenk 4062835e518SJon Loeliger /* 407659e2f67SJon Loeliger * BOOTP options 408659e2f67SJon Loeliger */ 409659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 410659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 411659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 412659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 413659e2f67SJon Loeliger 414659e2f67SJon Loeliger 415659e2f67SJon Loeliger /* 4162835e518SJon Loeliger * Command line configuration. 4172835e518SJon Loeliger */ 4182835e518SJon Loeliger #include <config_cmd_default.h> 4192835e518SJon Loeliger 4202835e518SJon Loeliger #define CONFIG_CMD_PING 4212835e518SJon Loeliger #define CONFIG_CMD_I2C 42282ac8c97SKumar Gala #define CONFIG_CMD_ELF 4231c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4241c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 425199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 4262835e518SJon Loeliger 42742d1f039Swdenk #if defined(CONFIG_PCI) 4282835e518SJon Loeliger #define CONFIG_CMD_PCI 42942d1f039Swdenk #endif 4300ac6f8b7Swdenk 4312835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC) 4322835e518SJon Loeliger #define CONFIG_CMD_MII 4332835e518SJon Loeliger #endif 4342835e518SJon Loeliger 4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 436bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4372835e518SJon Loeliger #undef CONFIG_CMD_LOADS 4382835e518SJon Loeliger #endif 4392835e518SJon Loeliger 44042d1f039Swdenk 44142d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 44242d1f039Swdenk 44342d1f039Swdenk /* 44442d1f039Swdenk * Miscellaneous configurable options 44542d1f039Swdenk */ 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 44722abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4485be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4510ac6f8b7Swdenk 4522835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 45442d1f039Swdenk #else 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 45642d1f039Swdenk #endif 4570ac6f8b7Swdenk 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 46242d1f039Swdenk 46342d1f039Swdenk /* 46442d1f039Swdenk * For booting Linux, the board info and command line data 46589188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 46642d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 46742d1f039Swdenk */ 46889188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 46942d1f039Swdenk 47042d1f039Swdenk /* 47142d1f039Swdenk * Internal Definitions 47242d1f039Swdenk * 47342d1f039Swdenk * Boot Flags 47442d1f039Swdenk */ 47542d1f039Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 47642d1f039Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 47742d1f039Swdenk 4782835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 47942d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 48042d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 48142d1f039Swdenk #endif 48242d1f039Swdenk 4839aea9530Swdenk 4849aea9530Swdenk /* 4859aea9530Swdenk * Environment Configuration 4869aea9530Swdenk */ 4879aea9530Swdenk 4880ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 48942d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) 49010327dc5SAndy Fleming #define CONFIG_HAS_ETH0 4910ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 492e2ffd59bSwdenk #define CONFIG_HAS_ETH1 4930ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 494e2ffd59bSwdenk #define CONFIG_HAS_ETH2 4950ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 4965ce71580SKumar Gala #define CONFIG_HAS_ETH3 4975ce71580SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 49842d1f039Swdenk #endif 49942d1f039Swdenk 5000ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 5010ac6f8b7Swdenk 5020ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 5030ac6f8b7Swdenk #define CONFIG_ROOTPATH /nfsroot 5040ac6f8b7Swdenk #define CONFIG_BOOTFILE your.uImage 5050ac6f8b7Swdenk 5060ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 5070ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 5080ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 5090ac6f8b7Swdenk 5100ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 5110ac6f8b7Swdenk 5120ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5130ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 5140ac6f8b7Swdenk 5150ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 5160ac6f8b7Swdenk 5170ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 5180ac6f8b7Swdenk "netdev=eth0\0" \ 519d3ec0d94SAndy Fleming "consoledev=ttyCPM\0" \ 520d3ec0d94SAndy Fleming "ramdiskaddr=1000000\0" \ 521ccc091aaSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 522ccc091aaSAndy Fleming "fdtaddr=400000\0" \ 523ccc091aaSAndy Fleming "fdtfile=mpc8560ads.dtb\0" 5240ac6f8b7Swdenk 5250ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 5260ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 5270ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 5280ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5290ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5300ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 531ccc091aaSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 532ccc091aaSAndy Fleming "bootm $loadaddr - $fdtaddr" 5330ac6f8b7Swdenk 5340ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 5350ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 5360ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5370ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 5380ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 539d3ec0d94SAndy Fleming "tftp $fdtaddr $fdtfile;" \ 540d3ec0d94SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr" 5410ac6f8b7Swdenk 5420ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 54342d1f039Swdenk 54442d1f039Swdenk #endif /* __CONFIG_H */ 545