142d1f039Swdenk /* 27c57f3e8SKumar Gala * Copyright 2004, 2011 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 742d1f039Swdenk */ 842d1f039Swdenk 90ac6f8b7Swdenk /* 100ac6f8b7Swdenk * mpc8560ads board configuration file 110ac6f8b7Swdenk * 120ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 130ac6f8b7Swdenk * 140ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 150ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 1642d1f039Swdenk */ 1742d1f039Swdenk 1842d1f039Swdenk #ifndef __CONFIG_H 1942d1f039Swdenk #define __CONFIG_H 2042d1f039Swdenk 2142d1f039Swdenk /* High Level Configuration Options */ 2242d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 2342d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 2442d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 259c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 2642d1f039Swdenk #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */ 27f060054dSKumar Gala #define CONFIG_MPC8560 1 2842d1f039Swdenk 292ae18241SWolfgang Denk /* 302ae18241SWolfgang Denk * default CCARBAR is at 0xff700000 312ae18241SWolfgang Denk * assume U-Boot is less than 0.5MB 322ae18241SWolfgang Denk */ 332ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 342ae18241SWolfgang Denk 350ac6f8b7Swdenk #define CONFIG_PCI 36842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 370151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 3842d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 3942d1f039Swdenk #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ 4042d1f039Swdenk #define CONFIG_ENV_OVERWRITE 417232a272SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 42004eca0cSPeter Tyser #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */ 4342d1f039Swdenk 440ac6f8b7Swdenk /* 450ac6f8b7Swdenk * sysclk for MPC85xx 460ac6f8b7Swdenk * 470ac6f8b7Swdenk * Two valid values are: 480ac6f8b7Swdenk * 33000000 490ac6f8b7Swdenk * 66000000 500ac6f8b7Swdenk * 510ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 529aea9530Swdenk * is likely the desired value here, so that is now the default. 539aea9530Swdenk * The board, however, can run at 66MHz. In any event, this value 549aea9530Swdenk * must match the settings of some switches. Details can be found 559aea9530Swdenk * in the README.mpc85xxads. 560ac6f8b7Swdenk */ 570ac6f8b7Swdenk 589aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ 599aea9530Swdenk #define CONFIG_SYS_CLK_FREQ 33000000 6042d1f039Swdenk #endif 6142d1f039Swdenk 629aea9530Swdenk 630ac6f8b7Swdenk /* 640ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 650ac6f8b7Swdenk */ 6642d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 670ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 6842d1f039Swdenk 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 7042d1f039Swdenk 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 7342d1f039Swdenk 74e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 75e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 7642d1f039Swdenk 778b625114SJon Loeliger /* DDR Setup */ 788b625114SJon Loeliger #define CONFIG_FSL_DDR1 798b625114SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 808b625114SJon Loeliger #define CONFIG_DDR_SPD 818b625114SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 829aea9530Swdenk 838b625114SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 848b625114SJon Loeliger 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 879aea9530Swdenk 888b625114SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 898b625114SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 908b625114SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 919aea9530Swdenk 928b625114SJon Loeliger /* I2C addresses of SPD EEPROMs */ 938b625114SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 948b625114SJon Loeliger 958b625114SJon Loeliger /* These are used when DDR doesn't use SPD. */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 0x37344321 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 10442d1f039Swdenk 1050ac6f8b7Swdenk /* 1060ac6f8b7Swdenk * SDRAM on the Local Bus 1070ac6f8b7Swdenk */ 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 11042d1f039Swdenk 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ 11342d1f039Swdenk 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 12042d1f039Swdenk 12114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 12242d1f039Swdenk 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 12542d1f039Swdenk #else 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 12742d1f039Swdenk #endif 12842d1f039Swdenk 12900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 13242d1f039Swdenk 1330ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 1340ac6f8b7Swdenk 13542d1f039Swdenk 1360ac6f8b7Swdenk /* 1370ac6f8b7Swdenk * Local Bus Definitions 1380ac6f8b7Swdenk */ 1390ac6f8b7Swdenk 1400ac6f8b7Swdenk /* 1410ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 1430ac6f8b7Swdenk * 1440ac6f8b7Swdenk * For BR2, need: 1450ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 1460ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 1470ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 1480ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 1490ac6f8b7Swdenk * Valid = BR[31] = 1 1500ac6f8b7Swdenk * 1510ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1520ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 1530ac6f8b7Swdenk * 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 1550ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 1560ac6f8b7Swdenk */ 1570ac6f8b7Swdenk 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 1590ac6f8b7Swdenk 1600ac6f8b7Swdenk /* 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 1620ac6f8b7Swdenk * 1630ac6f8b7Swdenk * For OR2, need: 1640ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 1650ac6f8b7Swdenk * XAM, OR2[17:18] = 11 1660ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 1670ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 1680ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 1690ac6f8b7Swdenk * 1700ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1710ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 1720ac6f8b7Swdenk */ 1730ac6f8b7Swdenk 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 1750ac6f8b7Swdenk 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 1800ac6f8b7Swdenk 181b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ 182b0fe93edSKumar Gala | LSDMR_RFCR5 \ 183b0fe93edSKumar Gala | LSDMR_PRETOACT3 \ 184b0fe93edSKumar Gala | LSDMR_ACTTORW3 \ 185b0fe93edSKumar Gala | LSDMR_BL8 \ 186b0fe93edSKumar Gala | LSDMR_WRC2 \ 187b0fe93edSKumar Gala | LSDMR_CL3 \ 188b0fe93edSKumar Gala | LSDMR_RFEN \ 1890ac6f8b7Swdenk ) 1900ac6f8b7Swdenk 1910ac6f8b7Swdenk /* 1920ac6f8b7Swdenk * SDRAM Controller configuration sequence. 1930ac6f8b7Swdenk */ 194b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 195b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 196b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 197b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 198b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 1990ac6f8b7Swdenk 20042d1f039Swdenk 2019aea9530Swdenk /* 2029aea9530Swdenk * 32KB, 8-bit wide for ADS config reg 2039aea9530Swdenk */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM 0xf8000801 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) 20742d1f039Swdenk 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 210553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 21142d1f039Swdenk 21225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 21442d1f039Swdenk 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 21742d1f039Swdenk 21842d1f039Swdenk /* Serial Port */ 21942d1f039Swdenk #define CONFIG_CONS_ON_SCC /* define if console on SCC */ 22042d1f039Swdenk #undef CONFIG_CONS_NONE /* define if console on something else */ 22142d1f039Swdenk #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ 22242d1f039Swdenk 22342d1f039Swdenk #define CONFIG_BAUDRATE 115200 22442d1f039Swdenk 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 22642d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 22742d1f039Swdenk 22842d1f039Swdenk /* Use the HUSH parser */ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 23142d1f039Swdenk #endif 23242d1f039Swdenk 2330e16387dSMatthew McClintock /* pass open firmware flat tree */ 2345ce71580SKumar Gala #define CONFIG_OF_LIBFDT 1 2350e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 2365ce71580SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2370e16387dSMatthew McClintock 23820476726SJon Loeliger /* 23920476726SJon Loeliger * I2C 24020476726SJon Loeliger */ 24120476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 24242d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 24342d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 24842d1f039Swdenk 2490ac6f8b7Swdenk /* RapidIO MMU */ 2505af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ 25110795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ 2525af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ 25442d1f039Swdenk 2550ac6f8b7Swdenk /* 2560ac6f8b7Swdenk * General PCI 257362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 2580ac6f8b7Swdenk */ 2595af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 26010795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2615af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 263aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 2645f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 2670ac6f8b7Swdenk 2680ac6f8b7Swdenk #if defined(CONFIG_PCI) 2690ac6f8b7Swdenk 27042d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2710ac6f8b7Swdenk 2720ac6f8b7Swdenk #undef CONFIG_EEPRO100 2730ac6f8b7Swdenk #undef CONFIG_TULIP 2740ac6f8b7Swdenk 27542d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 27642d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 27742d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 27842d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 27942d1f039Swdenk #endif 2800ac6f8b7Swdenk 2810ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 2830ac6f8b7Swdenk 2840ac6f8b7Swdenk #endif /* CONFIG_PCI */ 2850ac6f8b7Swdenk 2860ac6f8b7Swdenk 287ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET 2880ac6f8b7Swdenk 289ccc091aaSAndy Fleming #ifndef CONFIG_MII 29042d1f039Swdenk #define CONFIG_MII 1 /* MII PHY management */ 291ccc091aaSAndy Fleming #endif 292255a3577SKim Phillips #define CONFIG_TSEC1 1 293255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 294255a3577SKim Phillips #define CONFIG_TSEC2 1 295255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 2960ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 2970ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 2980ac6f8b7Swdenk #define TSEC1_PHYIDX 0 2990ac6f8b7Swdenk #define TSEC2_PHYIDX 0 3003a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3013a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 302d9b94f28SJon Loeliger 303d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 304d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 3050ac6f8b7Swdenk 306ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */ 3070ac6f8b7Swdenk 308ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */ 309ccc091aaSAndy Fleming 31042d1f039Swdenk #undef CONFIG_ETHER_NONE /* define if ether on something else */ 31142d1f039Swdenk #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ 3120ac6f8b7Swdenk 31342d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2) 31442d1f039Swdenk /* 31542d1f039Swdenk * - Rx-CLK is CLK13 31642d1f039Swdenk * - Tx-CLK is CLK14 31742d1f039Swdenk * - Select bus for bd/buffers 31842d1f039Swdenk * - Full duplex 31942d1f039Swdenk */ 320d4590da4SMike Frysinger #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) 321d4590da4SMike Frysinger #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPMFCR_RAMTYPE 0 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) 32442d1f039Swdenk #define FETH2_RST 0x01 32542d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3) 32642d1f039Swdenk /* need more definitions here for FE3 */ 32742d1f039Swdenk #define FETH3_RST 0x80 32842d1f039Swdenk #endif /* CONFIG_ETHER_INDEX */ 3290ac6f8b7Swdenk 330ccc091aaSAndy Fleming #ifndef CONFIG_MII 331ccc091aaSAndy Fleming #define CONFIG_MII 1 /* MII PHY management */ 332ccc091aaSAndy Fleming #endif 333ccc091aaSAndy Fleming 33442d1f039Swdenk #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ 3350ac6f8b7Swdenk 33642d1f039Swdenk /* 33742d1f039Swdenk * GPIO pins used for bit-banged MII communications 33842d1f039Swdenk */ 33942d1f039Swdenk #define MDIO_PORT 2 /* Port C */ 340be225442SLuigi 'Comio' Mantellini #define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \ 341be225442SLuigi 'Comio' Mantellini (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT ) 342be225442SLuigi 'Comio' Mantellini #define MDC_DECLARE MDIO_DECLARE 343be225442SLuigi 'Comio' Mantellini 34442d1f039Swdenk #define MDIO_ACTIVE (iop->pdir |= 0x00400000) 34542d1f039Swdenk #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) 34642d1f039Swdenk #define MDIO_READ ((iop->pdat & 0x00400000) != 0) 34742d1f039Swdenk 34842d1f039Swdenk #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ 34942d1f039Swdenk else iop->pdat &= ~0x00400000 35042d1f039Swdenk 35142d1f039Swdenk #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ 35242d1f039Swdenk else iop->pdat &= ~0x00200000 35342d1f039Swdenk 35442d1f039Swdenk #define MIIDELAY udelay(1) 3550ac6f8b7Swdenk 35642d1f039Swdenk #endif 35742d1f039Swdenk 3580ac6f8b7Swdenk 3590ac6f8b7Swdenk /* 3600ac6f8b7Swdenk * Environment 3610ac6f8b7Swdenk */ 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3635a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3650e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3660e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 36742d1f039Swdenk #else 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 36993f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3710e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 37242d1f039Swdenk #endif 37342d1f039Swdenk 37442d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 37642d1f039Swdenk 3772835e518SJon Loeliger /* 378659e2f67SJon Loeliger * BOOTP options 379659e2f67SJon Loeliger */ 380659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 381659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 382659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 383659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 384659e2f67SJon Loeliger 385659e2f67SJon Loeliger 386659e2f67SJon Loeliger /* 3872835e518SJon Loeliger * Command line configuration. 3882835e518SJon Loeliger */ 3892835e518SJon Loeliger #include <config_cmd_default.h> 3902835e518SJon Loeliger 3912835e518SJon Loeliger #define CONFIG_CMD_PING 3922835e518SJon Loeliger #define CONFIG_CMD_I2C 39382ac8c97SKumar Gala #define CONFIG_CMD_ELF 3941c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 3951c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 396199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3972835e518SJon Loeliger 39842d1f039Swdenk #if defined(CONFIG_PCI) 3992835e518SJon Loeliger #define CONFIG_CMD_PCI 40042d1f039Swdenk #endif 4010ac6f8b7Swdenk 4022835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC) 4032835e518SJon Loeliger #define CONFIG_CMD_MII 4042835e518SJon Loeliger #endif 4052835e518SJon Loeliger 4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 407bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4082835e518SJon Loeliger #undef CONFIG_CMD_LOADS 4092835e518SJon Loeliger #endif 4102835e518SJon Loeliger 41142d1f039Swdenk 41242d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 41342d1f039Swdenk 41442d1f039Swdenk /* 41542d1f039Swdenk * Miscellaneous configurable options 41642d1f039Swdenk */ 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 41822abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4195be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4220ac6f8b7Swdenk 4232835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 42542d1f039Swdenk #else 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 42742d1f039Swdenk #endif 4280ac6f8b7Swdenk 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 43342d1f039Swdenk 43442d1f039Swdenk /* 43542d1f039Swdenk * For booting Linux, the board info and command line data 436a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 43742d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 43842d1f039Swdenk */ 439a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 440a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 44142d1f039Swdenk 4422835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 44342d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 44442d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 44542d1f039Swdenk #endif 44642d1f039Swdenk 4479aea9530Swdenk 4489aea9530Swdenk /* 4499aea9530Swdenk * Environment Configuration 4509aea9530Swdenk */ 4519aea9530Swdenk 4520ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 45342d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) 45410327dc5SAndy Fleming #define CONFIG_HAS_ETH0 4550ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 456e2ffd59bSwdenk #define CONFIG_HAS_ETH1 4570ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 458e2ffd59bSwdenk #define CONFIG_HAS_ETH2 4590ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 4605ce71580SKumar Gala #define CONFIG_HAS_ETH3 4615ce71580SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 46242d1f039Swdenk #endif 46342d1f039Swdenk 4640ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 4650ac6f8b7Swdenk 4660ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 4678b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 468b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 4690ac6f8b7Swdenk 4700ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 4710ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 4720ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 4730ac6f8b7Swdenk 4740ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 4750ac6f8b7Swdenk 4760ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 4770ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 4780ac6f8b7Swdenk 4790ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 4800ac6f8b7Swdenk 4810ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 4820ac6f8b7Swdenk "netdev=eth0\0" \ 483d3ec0d94SAndy Fleming "consoledev=ttyCPM\0" \ 484d3ec0d94SAndy Fleming "ramdiskaddr=1000000\0" \ 485ccc091aaSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 486ccc091aaSAndy Fleming "fdtaddr=400000\0" \ 487ccc091aaSAndy Fleming "fdtfile=mpc8560ads.dtb\0" 4880ac6f8b7Swdenk 4890ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 4900ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 4910ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 4920ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 4930ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 4940ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 495ccc091aaSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 496ccc091aaSAndy Fleming "bootm $loadaddr - $fdtaddr" 4970ac6f8b7Swdenk 4980ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 4990ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 5000ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5010ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 5020ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 503d3ec0d94SAndy Fleming "tftp $fdtaddr $fdtfile;" \ 504d3ec0d94SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr" 5050ac6f8b7Swdenk 5060ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 50742d1f039Swdenk 50842d1f039Swdenk #endif /* __CONFIG_H */ 509