xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 14d0a02a168b36e87665b8d7f42fa3e88263d26d)
142d1f039Swdenk /*
20ac6f8b7Swdenk  * Copyright 2004 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8560ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
419c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
4242d1f039Swdenk #define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific */
43f060054dSKumar Gala #define CONFIG_MPC8560		1
4442d1f039Swdenk 
450ac6f8b7Swdenk #define CONFIG_PCI
460151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
4742d1f039Swdenk #define CONFIG_TSEC_ENET		/* tsec ethernet support */
4842d1f039Swdenk #undef CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
4942d1f039Swdenk #define CONFIG_ENV_OVERWRITE
507232a272SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
51004eca0cSPeter Tyser #define CONFIG_RESET_PHY_R	1	/* Call reset_phy() */
5242d1f039Swdenk 
530ac6f8b7Swdenk /*
540ac6f8b7Swdenk  * sysclk for MPC85xx
550ac6f8b7Swdenk  *
560ac6f8b7Swdenk  * Two valid values are:
570ac6f8b7Swdenk  *    33000000
580ac6f8b7Swdenk  *    66000000
590ac6f8b7Swdenk  *
600ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
619aea9530Swdenk  * is likely the desired value here, so that is now the default.
629aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
639aea9530Swdenk  * must match the settings of some switches.  Details can be found
649aea9530Swdenk  * in the README.mpc85xxads.
650ac6f8b7Swdenk  */
660ac6f8b7Swdenk 
679aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
689aea9530Swdenk #define CONFIG_SYS_CLK_FREQ	33000000
6942d1f039Swdenk #endif
7042d1f039Swdenk 
719aea9530Swdenk 
720ac6f8b7Swdenk /*
730ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
740ac6f8b7Swdenk  */
7542d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
760ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
7742d1f039Swdenk 
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */
7942d1f039Swdenk 
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
8242d1f039Swdenk 
8342d1f039Swdenk 
8442d1f039Swdenk /*
8542d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
8642d1f039Swdenk  * actual resources get mapped (not physical addresses)
8742d1f039Swdenk  */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
9242d1f039Swdenk 
938b625114SJon Loeliger /* DDR Setup */
948b625114SJon Loeliger #define CONFIG_FSL_DDR1
958b625114SJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
968b625114SJon Loeliger #define CONFIG_DDR_SPD
978b625114SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
989aea9530Swdenk 
998b625114SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
1008b625114SJon Loeliger 
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1039aea9530Swdenk 
1048b625114SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS	1
1058b625114SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1068b625114SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
1079aea9530Swdenk 
1088b625114SJon Loeliger /* I2C addresses of SPD EEPROMs */
1098b625114SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1108b625114SJon Loeliger 
1118b625114SJon Loeliger /* These are used when DDR doesn't use SPD.  */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	128		/* DDR is 128MB */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80000002
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x37344321
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
12042d1f039Swdenk 
1210ac6f8b7Swdenk /*
1220ac6f8b7Swdenk  * SDRAM on the Local Bus
1230ac6f8b7Swdenk  */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
12642d1f039Swdenk 
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff001801	/* port size 32bit */
12942d1f039Swdenk 
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	64		/* sectors per device */
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
13642d1f039Swdenk 
137*14d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
13842d1f039Swdenk 
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
14142d1f039Swdenk #else
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
14342d1f039Swdenk #endif
14442d1f039Swdenk 
14500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
14842d1f039Swdenk 
1490ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1500ac6f8b7Swdenk 
15142d1f039Swdenk 
1520ac6f8b7Swdenk /*
1530ac6f8b7Swdenk  * Local Bus Definitions
1540ac6f8b7Swdenk  */
1550ac6f8b7Swdenk 
1560ac6f8b7Swdenk /*
1570ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
1590ac6f8b7Swdenk  *
1600ac6f8b7Swdenk  * For BR2, need:
1610ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1620ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1630ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1640ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1650ac6f8b7Swdenk  *    Valid = BR[31] = 1
1660ac6f8b7Swdenk  *
1670ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1680ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1690ac6f8b7Swdenk  *
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
1710ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1720ac6f8b7Swdenk  */
1730ac6f8b7Swdenk 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf0001861
1750ac6f8b7Swdenk 
1760ac6f8b7Swdenk /*
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
1780ac6f8b7Swdenk  *
1790ac6f8b7Swdenk  * For OR2, need:
1800ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1810ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1820ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1830ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1840ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1850ac6f8b7Swdenk  *
1860ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1870ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1880ac6f8b7Swdenk  */
1890ac6f8b7Swdenk 
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
1910ac6f8b7Swdenk 
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
1960ac6f8b7Swdenk 
197b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_BSMA1516	\
198b0fe93edSKumar Gala 				| LSDMR_RFCR5		\
199b0fe93edSKumar Gala 				| LSDMR_PRETOACT3	\
200b0fe93edSKumar Gala 				| LSDMR_ACTTORW3	\
201b0fe93edSKumar Gala 				| LSDMR_BL8		\
202b0fe93edSKumar Gala 				| LSDMR_WRC2		\
203b0fe93edSKumar Gala 				| LSDMR_CL3		\
204b0fe93edSKumar Gala 				| LSDMR_RFEN		\
2050ac6f8b7Swdenk 				)
2060ac6f8b7Swdenk 
2070ac6f8b7Swdenk /*
2080ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2090ac6f8b7Swdenk  */
210b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
211b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
212b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
213b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
214b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
2150ac6f8b7Swdenk 
21642d1f039Swdenk 
2179aea9530Swdenk /*
2189aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2199aea9530Swdenk  */
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM          0xf8000801
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0xffffe1f1
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR		(CONFIG_SYS_BR4_PRELIM & 0xffff8000)
22342d1f039Swdenk 
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */
22742d1f039Swdenk 
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
23142d1f039Swdenk 
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
23442d1f039Swdenk 
23542d1f039Swdenk /* Serial Port */
23642d1f039Swdenk #define CONFIG_CONS_ON_SCC	/* define if console on SCC */
23742d1f039Swdenk #undef  CONFIG_CONS_NONE	/* define if console on something else */
23842d1f039Swdenk #define CONFIG_CONS_INDEX       1  /* which serial channel for console */
23942d1f039Swdenk 
24042d1f039Swdenk #define CONFIG_BAUDRATE		115200
24142d1f039Swdenk 
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
24342d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
24442d1f039Swdenk 
24542d1f039Swdenk /* Use the HUSH parser */
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef  CONFIG_SYS_HUSH_PARSER
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
24942d1f039Swdenk #endif
25042d1f039Swdenk 
2510e16387dSMatthew McClintock /* pass open firmware flat tree */
2525ce71580SKumar Gala #define CONFIG_OF_LIBFDT		1
2530e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
2545ce71580SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2550e16387dSMatthew McClintock 
25620476726SJon Loeliger /*
25720476726SJon Loeliger  * I2C
25820476726SJon Loeliger  */
25920476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
26042d1f039Swdenk #define CONFIG_HARD_I2C		/* I2C with hardware support*/
26142d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
26642d1f039Swdenk 
2670ac6f8b7Swdenk /* RapidIO MMU */
2685af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT	0xc0000000	/* base address */
26910795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS	0xc0000000	/* base address */
2705af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS	0xc0000000
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
27242d1f039Swdenk 
2730ac6f8b7Swdenk /*
2740ac6f8b7Swdenk  * General PCI
275362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
2760ac6f8b7Swdenk  */
2775af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
27810795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
2795af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
281aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
2825f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x100000	/* 1M */
2850ac6f8b7Swdenk 
2860ac6f8b7Swdenk #if defined(CONFIG_PCI)
2870ac6f8b7Swdenk 
28842d1f039Swdenk #define CONFIG_NET_MULTI
28942d1f039Swdenk #define CONFIG_PCI_PNP			/* do pci plug-and-play */
2900ac6f8b7Swdenk 
2910ac6f8b7Swdenk #undef CONFIG_EEPRO100
2920ac6f8b7Swdenk #undef CONFIG_TULIP
2930ac6f8b7Swdenk 
29442d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
29542d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
29642d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
29742d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
29842d1f039Swdenk #endif
2990ac6f8b7Swdenk 
3000ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
3020ac6f8b7Swdenk 
3030ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3040ac6f8b7Swdenk 
3050ac6f8b7Swdenk 
306ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET
3070ac6f8b7Swdenk 
3080ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
30942d1f039Swdenk #define CONFIG_NET_MULTI	1
3100ac6f8b7Swdenk #endif
3110ac6f8b7Swdenk 
312ccc091aaSAndy Fleming #ifndef CONFIG_MII
31342d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management */
314ccc091aaSAndy Fleming #endif
315255a3577SKim Phillips #define CONFIG_TSEC1	1
316255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
317255a3577SKim Phillips #define CONFIG_TSEC2	1
318255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
3190ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3200ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3210ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3220ac6f8b7Swdenk #define TSEC2_PHYIDX		0
3233a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3243a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
325d9b94f28SJon Loeliger 
326d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
327d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
3280ac6f8b7Swdenk 
329ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */
3300ac6f8b7Swdenk 
331ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC		/* CPM FCC Ethernet */
332ccc091aaSAndy Fleming 
33342d1f039Swdenk #undef  CONFIG_ETHER_NONE		/* define if ether on something else */
33442d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether */
3350ac6f8b7Swdenk 
33642d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2)
33742d1f039Swdenk   /*
33842d1f039Swdenk    * - Rx-CLK is CLK13
33942d1f039Swdenk    * - Tx-CLK is CLK14
34042d1f039Swdenk    * - Select bus for bd/buffers
34142d1f039Swdenk    * - Full duplex
34242d1f039Swdenk    */
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_CMXFCR_MASK       (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_CMXFCR_VALUE      (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_CPMFCR_RAMTYPE    0
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_FCC_PSMR          (FCC_PSMR_FDE)
34742d1f039Swdenk   #define FETH2_RST		0x01
34842d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3)
34942d1f039Swdenk   /* need more definitions here for FE3 */
35042d1f039Swdenk   #define FETH3_RST		0x80
35142d1f039Swdenk #endif					/* CONFIG_ETHER_INDEX */
3520ac6f8b7Swdenk 
353ccc091aaSAndy Fleming #ifndef CONFIG_MII
354ccc091aaSAndy Fleming #define CONFIG_MII		1	/* MII PHY management */
355ccc091aaSAndy Fleming #endif
356ccc091aaSAndy Fleming 
35742d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
3580ac6f8b7Swdenk 
35942d1f039Swdenk /*
36042d1f039Swdenk  * GPIO pins used for bit-banged MII communications
36142d1f039Swdenk  */
36242d1f039Swdenk #define MDIO_PORT	2		/* Port C */
363be225442SLuigi 'Comio' Mantellini #define MDIO_DECLARE	volatile ioport_t *iop = ioport_addr ( \
364be225442SLuigi 'Comio' Mantellini 				(immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
365be225442SLuigi 'Comio' Mantellini #define MDC_DECLARE	MDIO_DECLARE
366be225442SLuigi 'Comio' Mantellini 
36742d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
36842d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
36942d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
37042d1f039Swdenk 
37142d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
37242d1f039Swdenk 			else	iop->pdat &= ~0x00400000
37342d1f039Swdenk 
37442d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
37542d1f039Swdenk 			else	iop->pdat &= ~0x00200000
37642d1f039Swdenk 
37742d1f039Swdenk #define MIIDELAY	udelay(1)
3780ac6f8b7Swdenk 
37942d1f039Swdenk #endif
38042d1f039Swdenk 
3810ac6f8b7Swdenk 
3820ac6f8b7Swdenk /*
3830ac6f8b7Swdenk  * Environment
3840ac6f8b7Swdenk  */
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3865a1aceb0SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_IN_FLASH	1
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3880e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3890e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
39042d1f039Swdenk #else
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
39293f6d725SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3940e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
39542d1f039Swdenk #endif
39642d1f039Swdenk 
39742d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
39942d1f039Swdenk 
4002835e518SJon Loeliger /*
401659e2f67SJon Loeliger  * BOOTP options
402659e2f67SJon Loeliger  */
403659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
404659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
405659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
406659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
407659e2f67SJon Loeliger 
408659e2f67SJon Loeliger 
409659e2f67SJon Loeliger /*
4102835e518SJon Loeliger  * Command line configuration.
4112835e518SJon Loeliger  */
4122835e518SJon Loeliger #include <config_cmd_default.h>
4132835e518SJon Loeliger 
4142835e518SJon Loeliger #define CONFIG_CMD_PING
4152835e518SJon Loeliger #define CONFIG_CMD_I2C
41682ac8c97SKumar Gala #define CONFIG_CMD_ELF
4171c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
4181c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
419199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
4202835e518SJon Loeliger 
42142d1f039Swdenk #if defined(CONFIG_PCI)
4222835e518SJon Loeliger     #define CONFIG_CMD_PCI
42342d1f039Swdenk #endif
4240ac6f8b7Swdenk 
4252835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC)
4262835e518SJon Loeliger     #define CONFIG_CMD_MII
4272835e518SJon Loeliger #endif
4282835e518SJon Loeliger 
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
430bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
4312835e518SJon Loeliger     #undef CONFIG_CMD_LOADS
4322835e518SJon Loeliger #endif
4332835e518SJon Loeliger 
43442d1f039Swdenk 
43542d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
43642d1f039Swdenk 
43742d1f039Swdenk /*
43842d1f039Swdenk  * Miscellaneous configurable options
43942d1f039Swdenk  */
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
44122abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4425be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x1000000	/* default load address */
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4450ac6f8b7Swdenk 
4462835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
44842d1f039Swdenk #else
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
45042d1f039Swdenk #endif
4510ac6f8b7Swdenk 
4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
45642d1f039Swdenk 
45742d1f039Swdenk /*
45842d1f039Swdenk  * For booting Linux, the board info and command line data
45989188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
46042d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
46142d1f039Swdenk  */
46289188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
46342d1f039Swdenk 
46442d1f039Swdenk /*
46542d1f039Swdenk  * Internal Definitions
46642d1f039Swdenk  *
46742d1f039Swdenk  * Boot Flags
46842d1f039Swdenk  */
46942d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
47042d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
47142d1f039Swdenk 
4722835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
47342d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
47442d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
47542d1f039Swdenk #endif
47642d1f039Swdenk 
4779aea9530Swdenk 
4789aea9530Swdenk /*
4799aea9530Swdenk  * Environment Configuration
4809aea9530Swdenk  */
4819aea9530Swdenk 
4820ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
48342d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
48410327dc5SAndy Fleming #define CONFIG_HAS_ETH0
4850ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
486e2ffd59bSwdenk #define CONFIG_HAS_ETH1
4870ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
488e2ffd59bSwdenk #define CONFIG_HAS_ETH2
4890ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
4905ce71580SKumar Gala #define CONFIG_HAS_ETH3
4915ce71580SKumar Gala #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
49242d1f039Swdenk #endif
49342d1f039Swdenk 
4940ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
4950ac6f8b7Swdenk 
4960ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
4970ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
4980ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
4990ac6f8b7Swdenk 
5000ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
5010ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
5020ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
5030ac6f8b7Swdenk 
5040ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
5050ac6f8b7Swdenk 
5060ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5070ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
5080ac6f8b7Swdenk 
5090ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
5100ac6f8b7Swdenk 
5110ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
5120ac6f8b7Swdenk 	"netdev=eth0\0"							\
513d3ec0d94SAndy Fleming 	"consoledev=ttyCPM\0"						\
514d3ec0d94SAndy Fleming 	"ramdiskaddr=1000000\0"						\
515ccc091aaSAndy Fleming 	"ramdiskfile=your.ramdisk.u-boot\0"				\
516ccc091aaSAndy Fleming 	"fdtaddr=400000\0"						\
517ccc091aaSAndy Fleming 	"fdtfile=mpc8560ads.dtb\0"
5180ac6f8b7Swdenk 
5190ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
5200ac6f8b7Swdenk 	"setenv bootargs root=/dev/nfs rw "				\
5210ac6f8b7Swdenk 		"nfsroot=$serverip:$rootpath "				\
5220ac6f8b7Swdenk 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5230ac6f8b7Swdenk 		"console=$consoledev,$baudrate $othbootargs;"		\
5240ac6f8b7Swdenk 	"tftp $loadaddr $bootfile;"					\
525ccc091aaSAndy Fleming 	"tftp $fdtaddr $fdtfile;"					\
526ccc091aaSAndy Fleming 	"bootm $loadaddr - $fdtaddr"
5270ac6f8b7Swdenk 
5280ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
5290ac6f8b7Swdenk 	"setenv bootargs root=/dev/ram rw "				\
5300ac6f8b7Swdenk 		"console=$consoledev,$baudrate $othbootargs;"		\
5310ac6f8b7Swdenk 	"tftp $ramdiskaddr $ramdiskfile;"				\
5320ac6f8b7Swdenk 	"tftp $loadaddr $bootfile;"					\
533d3ec0d94SAndy Fleming 	"tftp $fdtaddr $fdtfile;"					\
534d3ec0d94SAndy Fleming 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
5350ac6f8b7Swdenk 
5360ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
53742d1f039Swdenk 
53842d1f039Swdenk #endif	/* __CONFIG_H */
539