142d1f039Swdenk /* 20ac6f8b7Swdenk * Copyright 2004 Freescale Semiconductor. 342d1f039Swdenk * (C) Copyright 2002,2003 Motorola,Inc. 442d1f039Swdenk * Xianghua Xiao <X.Xiao@motorola.com> 542d1f039Swdenk * 642d1f039Swdenk * See file CREDITS for list of people who contributed to this 742d1f039Swdenk * project. 842d1f039Swdenk * 942d1f039Swdenk * This program is free software; you can redistribute it and/or 1042d1f039Swdenk * modify it under the terms of the GNU General Public License as 1142d1f039Swdenk * published by the Free Software Foundation; either version 2 of 1242d1f039Swdenk * the License, or (at your option) any later version. 1342d1f039Swdenk * 1442d1f039Swdenk * This program is distributed in the hope that it will be useful, 1542d1f039Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1642d1f039Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1742d1f039Swdenk * GNU General Public License for more details. 1842d1f039Swdenk * 1942d1f039Swdenk * You should have received a copy of the GNU General Public License 2042d1f039Swdenk * along with this program; if not, write to the Free Software 2142d1f039Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2242d1f039Swdenk * MA 02111-1307 USA 2342d1f039Swdenk */ 2442d1f039Swdenk 250ac6f8b7Swdenk /* 260ac6f8b7Swdenk * mpc8560ads board configuration file 270ac6f8b7Swdenk * 280ac6f8b7Swdenk * Please refer to doc/README.mpc85xx for more info. 290ac6f8b7Swdenk * 300ac6f8b7Swdenk * Make sure you change the MAC address and other network params first, 310ac6f8b7Swdenk * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. 3242d1f039Swdenk */ 3342d1f039Swdenk 3442d1f039Swdenk #ifndef __CONFIG_H 3542d1f039Swdenk #define __CONFIG_H 3642d1f039Swdenk 3742d1f039Swdenk /* High Level Configuration Options */ 3842d1f039Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3942d1f039Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 4042d1f039Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ 419c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 4242d1f039Swdenk #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */ 43f060054dSKumar Gala #define CONFIG_MPC8560 1 4442d1f039Swdenk 450ac6f8b7Swdenk #define CONFIG_PCI 4642d1f039Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4742d1f039Swdenk #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ 4842d1f039Swdenk #define CONFIG_ENV_OVERWRITE 497232a272SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 5042d1f039Swdenk 510ac6f8b7Swdenk /* 520ac6f8b7Swdenk * sysclk for MPC85xx 530ac6f8b7Swdenk * 540ac6f8b7Swdenk * Two valid values are: 550ac6f8b7Swdenk * 33000000 560ac6f8b7Swdenk * 66000000 570ac6f8b7Swdenk * 580ac6f8b7Swdenk * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 599aea9530Swdenk * is likely the desired value here, so that is now the default. 609aea9530Swdenk * The board, however, can run at 66MHz. In any event, this value 619aea9530Swdenk * must match the settings of some switches. Details can be found 629aea9530Swdenk * in the README.mpc85xxads. 630ac6f8b7Swdenk */ 640ac6f8b7Swdenk 659aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ 669aea9530Swdenk #define CONFIG_SYS_CLK_FREQ 33000000 6742d1f039Swdenk #endif 6842d1f039Swdenk 699aea9530Swdenk 700ac6f8b7Swdenk /* 710ac6f8b7Swdenk * These can be toggled for performance analysis, otherwise use default. 720ac6f8b7Swdenk */ 7342d1f039Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 740ac6f8b7Swdenk #define CONFIG_BTB /* toggle branch predition */ 750ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 7642d1f039Swdenk 770ac6f8b7Swdenk #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 7842d1f039Swdenk 7942d1f039Swdenk #define CFG_MEMTEST_START 0x00200000 /* memtest region */ 8042d1f039Swdenk #define CFG_MEMTEST_END 0x00400000 8142d1f039Swdenk 8242d1f039Swdenk 8342d1f039Swdenk /* 8442d1f039Swdenk * Base addresses -- Note these are effective addresses where the 8542d1f039Swdenk * actual resources get mapped (not physical addresses) 8642d1f039Swdenk */ 8742d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 880ac6f8b7Swdenk #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 89f69766e4SKumar Gala #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */ 9042d1f039Swdenk #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ 9142d1f039Swdenk 928b625114SJon Loeliger /* DDR Setup */ 938b625114SJon Loeliger #define CONFIG_FSL_DDR1 948b625114SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 958b625114SJon Loeliger #define CONFIG_DDR_SPD 968b625114SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 979aea9530Swdenk 988b625114SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 998b625114SJon Loeliger 10042d1f039Swdenk #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 10142d1f039Swdenk #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE 1029aea9530Swdenk 1038b625114SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 1048b625114SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1058b625114SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 1069aea9530Swdenk 1078b625114SJon Loeliger /* I2C addresses of SPD EEPROMs */ 1088b625114SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 1098b625114SJon Loeliger 1108b625114SJon Loeliger /* These are used when DDR doesn't use SPD. */ 11142d1f039Swdenk #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */ 1129aea9530Swdenk #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ 1139aea9530Swdenk #define CFG_DDR_CS0_CONFIG 0x80000002 1149aea9530Swdenk #define CFG_DDR_TIMING_1 0x37344321 1159aea9530Swdenk #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 1169aea9530Swdenk #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 1179aea9530Swdenk #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ 1189aea9530Swdenk #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ 11942d1f039Swdenk 1200ac6f8b7Swdenk /* 1210ac6f8b7Swdenk * SDRAM on the Local Bus 1220ac6f8b7Swdenk */ 1230ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 12442d1f039Swdenk #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 12542d1f039Swdenk 12642d1f039Swdenk #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 12742d1f039Swdenk #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */ 12842d1f039Swdenk 12942d1f039Swdenk #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ 13042d1f039Swdenk #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 13142d1f039Swdenk #define CFG_MAX_FLASH_SECT 64 /* sectors per device */ 13242d1f039Swdenk #undef CFG_FLASH_CHECKSUM 1330ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1340ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 13542d1f039Swdenk 13642d1f039Swdenk #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 13742d1f039Swdenk 13842d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 13942d1f039Swdenk #define CFG_RAMBOOT 14042d1f039Swdenk #else 14142d1f039Swdenk #undef CFG_RAMBOOT 14242d1f039Swdenk #endif 14342d1f039Swdenk 14400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 145cf33678eSwdenk #define CFG_FLASH_CFI 146cf33678eSwdenk #define CFG_FLASH_EMPTY_INFO 14742d1f039Swdenk 1480ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ 1490ac6f8b7Swdenk 15042d1f039Swdenk 1510ac6f8b7Swdenk /* 1520ac6f8b7Swdenk * Local Bus Definitions 1530ac6f8b7Swdenk */ 1540ac6f8b7Swdenk 1550ac6f8b7Swdenk /* 1560ac6f8b7Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1570ac6f8b7Swdenk * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 1580ac6f8b7Swdenk * 1590ac6f8b7Swdenk * For BR2, need: 1600ac6f8b7Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 1610ac6f8b7Swdenk * port-size = 32-bits = BR2[19:20] = 11 1620ac6f8b7Swdenk * no parity checking = BR2[21:22] = 00 1630ac6f8b7Swdenk * SDRAM for MSEL = BR2[24:26] = 011 1640ac6f8b7Swdenk * Valid = BR[31] = 1 1650ac6f8b7Swdenk * 1660ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1670ac6f8b7Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 1680ac6f8b7Swdenk * 1690ac6f8b7Swdenk * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 1700ac6f8b7Swdenk * FIXME: the top 17 bits of BR2. 1710ac6f8b7Swdenk */ 1720ac6f8b7Swdenk 1730ac6f8b7Swdenk #define CFG_BR2_PRELIM 0xf0001861 1740ac6f8b7Swdenk 1750ac6f8b7Swdenk /* 1760ac6f8b7Swdenk * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 1770ac6f8b7Swdenk * 1780ac6f8b7Swdenk * For OR2, need: 1790ac6f8b7Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 1800ac6f8b7Swdenk * XAM, OR2[17:18] = 11 1810ac6f8b7Swdenk * 9 columns OR2[19-21] = 010 1820ac6f8b7Swdenk * 13 rows OR2[23-25] = 100 1830ac6f8b7Swdenk * EAD set for extra time OR[31] = 1 1840ac6f8b7Swdenk * 1850ac6f8b7Swdenk * 0 4 8 12 16 20 24 28 1860ac6f8b7Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 1870ac6f8b7Swdenk */ 1880ac6f8b7Swdenk 18942d1f039Swdenk #define CFG_OR2_PRELIM 0xfc006901 1900ac6f8b7Swdenk 1910ac6f8b7Swdenk #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1920ac6f8b7Swdenk #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ 1930ac6f8b7Swdenk #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1940ac6f8b7Swdenk #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ 1950ac6f8b7Swdenk 1960ac6f8b7Swdenk /* 1970ac6f8b7Swdenk * LSDMR masks 1980ac6f8b7Swdenk */ 1990ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 2000ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 2010ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 2020ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) 2030ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 2040ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) 2050ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 2060ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) 2070ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 2080ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 2090ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 2100ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) 2110ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 2120ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) 2130ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 2140ac6f8b7Swdenk 2150ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 2160ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 2170ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 2180ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 2190ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 2200ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 2210ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 2220ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 2230ac6f8b7Swdenk 2240ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \ 2250ac6f8b7Swdenk | CFG_LBC_LSDMR_RFCR5 \ 2260ac6f8b7Swdenk | CFG_LBC_LSDMR_PRETOACT3 \ 2270ac6f8b7Swdenk | CFG_LBC_LSDMR_ACTTORW3 \ 2280ac6f8b7Swdenk | CFG_LBC_LSDMR_BL8 \ 2290ac6f8b7Swdenk | CFG_LBC_LSDMR_WRC2 \ 2300ac6f8b7Swdenk | CFG_LBC_LSDMR_CL3 \ 2310ac6f8b7Swdenk | CFG_LBC_LSDMR_RFEN \ 2320ac6f8b7Swdenk ) 2330ac6f8b7Swdenk 2340ac6f8b7Swdenk /* 2350ac6f8b7Swdenk * SDRAM Controller configuration sequence. 2360ac6f8b7Swdenk */ 2370ac6f8b7Swdenk #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ 2389aea9530Swdenk | CFG_LBC_LSDMR_OP_PCHALL) 2390ac6f8b7Swdenk #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ 2409aea9530Swdenk | CFG_LBC_LSDMR_OP_ARFRSH) 2410ac6f8b7Swdenk #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ 2429aea9530Swdenk | CFG_LBC_LSDMR_OP_ARFRSH) 2430ac6f8b7Swdenk #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ 2449aea9530Swdenk | CFG_LBC_LSDMR_OP_MRW) 2450ac6f8b7Swdenk #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ 2469aea9530Swdenk | CFG_LBC_LSDMR_OP_NORMAL) 2470ac6f8b7Swdenk 24842d1f039Swdenk 2499aea9530Swdenk /* 2509aea9530Swdenk * 32KB, 8-bit wide for ADS config reg 2519aea9530Swdenk */ 2529aea9530Swdenk #define CFG_BR4_PRELIM 0xf8000801 25342d1f039Swdenk #define CFG_OR4_PRELIM 0xffffe1f1 25442d1f039Swdenk #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000) 25542d1f039Swdenk 25642d1f039Swdenk #define CONFIG_L1_INIT_RAM 25742d1f039Swdenk #define CFG_INIT_RAM_LOCK 1 2589aea9530Swdenk #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 25942d1f039Swdenk #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ 26042d1f039Swdenk 26142d1f039Swdenk #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ 26242d1f039Swdenk #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 26342d1f039Swdenk #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 26442d1f039Swdenk 265a1191902Swdenk #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 26642d1f039Swdenk #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 26742d1f039Swdenk 26842d1f039Swdenk /* Serial Port */ 26942d1f039Swdenk #define CONFIG_CONS_ON_SCC /* define if console on SCC */ 27042d1f039Swdenk #undef CONFIG_CONS_NONE /* define if console on something else */ 27142d1f039Swdenk #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ 27242d1f039Swdenk 27342d1f039Swdenk #define CONFIG_BAUDRATE 115200 27442d1f039Swdenk 27542d1f039Swdenk #define CFG_BAUDRATE_TABLE \ 27642d1f039Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 27742d1f039Swdenk 27842d1f039Swdenk /* Use the HUSH parser */ 27942d1f039Swdenk #define CFG_HUSH_PARSER 28042d1f039Swdenk #ifdef CFG_HUSH_PARSER 28142d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> " 28242d1f039Swdenk #endif 28342d1f039Swdenk 2840e16387dSMatthew McClintock /* pass open firmware flat tree */ 2855ce71580SKumar Gala #define CONFIG_OF_LIBFDT 1 2860e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 2875ce71580SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2880e16387dSMatthew McClintock 2898b625114SJon Loeliger #define CFG_64BIT_VSPRINTF 1 2908b625114SJon Loeliger #define CFG_64BIT_STRTOUL 1 2918b625114SJon Loeliger 29220476726SJon Loeliger /* 29320476726SJon Loeliger * I2C 29420476726SJon Loeliger */ 29520476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 29642d1f039Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 29742d1f039Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 29842d1f039Swdenk #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 29942d1f039Swdenk #define CFG_I2C_SLAVE 0x7F 30042d1f039Swdenk #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 30120476726SJon Loeliger #define CFG_I2C_OFFSET 0x3000 30242d1f039Swdenk 3030ac6f8b7Swdenk /* RapidIO MMU */ 3040ac6f8b7Swdenk #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */ 3050ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE 3060ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */ 30742d1f039Swdenk 3080ac6f8b7Swdenk /* 3090ac6f8b7Swdenk * General PCI 310362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 3110ac6f8b7Swdenk */ 3120ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE 0x80000000 3130ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 3140ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 315362dd830SSergei Shtylyov #define CFG_PCI1_IO_BASE 0x00000000 316362dd830SSergei Shtylyov #define CFG_PCI1_IO_PHYS 0xe2000000 317362dd830SSergei Shtylyov #define CFG_PCI1_IO_SIZE 0x100000 /* 1M */ 3180ac6f8b7Swdenk 3190ac6f8b7Swdenk #if defined(CONFIG_PCI) 3200ac6f8b7Swdenk 32142d1f039Swdenk #define CONFIG_NET_MULTI 32242d1f039Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3230ac6f8b7Swdenk 3240ac6f8b7Swdenk #undef CONFIG_EEPRO100 3250ac6f8b7Swdenk #undef CONFIG_TULIP 3260ac6f8b7Swdenk 32742d1f039Swdenk #if !defined(CONFIG_PCI_PNP) 32842d1f039Swdenk #define PCI_ENET0_IOADDR 0xe0000000 32942d1f039Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 33042d1f039Swdenk #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 33142d1f039Swdenk #endif 3320ac6f8b7Swdenk 3330ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 33442d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 3350ac6f8b7Swdenk 3360ac6f8b7Swdenk #endif /* CONFIG_PCI */ 3370ac6f8b7Swdenk 3380ac6f8b7Swdenk 339ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET 3400ac6f8b7Swdenk 3410ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI 34242d1f039Swdenk #define CONFIG_NET_MULTI 1 3430ac6f8b7Swdenk #endif 3440ac6f8b7Swdenk 345ccc091aaSAndy Fleming #ifndef CONFIG_MII 34642d1f039Swdenk #define CONFIG_MII 1 /* MII PHY management */ 347ccc091aaSAndy Fleming #endif 348255a3577SKim Phillips #define CONFIG_TSEC1 1 349255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 350255a3577SKim Phillips #define CONFIG_TSEC2 1 351255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 3520ac6f8b7Swdenk #define TSEC1_PHY_ADDR 0 3530ac6f8b7Swdenk #define TSEC2_PHY_ADDR 1 3540ac6f8b7Swdenk #define TSEC1_PHYIDX 0 3550ac6f8b7Swdenk #define TSEC2_PHYIDX 0 3563a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3573a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 358d9b94f28SJon Loeliger 359d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 360d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 3610ac6f8b7Swdenk 362ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */ 3630ac6f8b7Swdenk 364ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */ 365ccc091aaSAndy Fleming 36642d1f039Swdenk #undef CONFIG_ETHER_NONE /* define if ether on something else */ 36742d1f039Swdenk #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ 3680ac6f8b7Swdenk 36942d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2) 37042d1f039Swdenk /* 37142d1f039Swdenk * - Rx-CLK is CLK13 37242d1f039Swdenk * - Tx-CLK is CLK14 37342d1f039Swdenk * - Select bus for bd/buffers 37442d1f039Swdenk * - Full duplex 37542d1f039Swdenk */ 37642d1f039Swdenk #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) 37742d1f039Swdenk #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) 37842d1f039Swdenk #define CFG_CPMFCR_RAMTYPE 0 37942d1f039Swdenk #define CFG_FCC_PSMR (FCC_PSMR_FDE) 38042d1f039Swdenk #define FETH2_RST 0x01 38142d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3) 38242d1f039Swdenk /* need more definitions here for FE3 */ 38342d1f039Swdenk #define FETH3_RST 0x80 38442d1f039Swdenk #endif /* CONFIG_ETHER_INDEX */ 3850ac6f8b7Swdenk 386ccc091aaSAndy Fleming #ifndef CONFIG_MII 387ccc091aaSAndy Fleming #define CONFIG_MII 1 /* MII PHY management */ 388ccc091aaSAndy Fleming #endif 389ccc091aaSAndy Fleming 39042d1f039Swdenk #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ 3910ac6f8b7Swdenk 39242d1f039Swdenk /* 39342d1f039Swdenk * GPIO pins used for bit-banged MII communications 39442d1f039Swdenk */ 39542d1f039Swdenk #define MDIO_PORT 2 /* Port C */ 39642d1f039Swdenk #define MDIO_ACTIVE (iop->pdir |= 0x00400000) 39742d1f039Swdenk #define MDIO_TRISTATE (iop->pdir &= ~0x00400000) 39842d1f039Swdenk #define MDIO_READ ((iop->pdat & 0x00400000) != 0) 39942d1f039Swdenk 40042d1f039Swdenk #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \ 40142d1f039Swdenk else iop->pdat &= ~0x00400000 40242d1f039Swdenk 40342d1f039Swdenk #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \ 40442d1f039Swdenk else iop->pdat &= ~0x00200000 40542d1f039Swdenk 40642d1f039Swdenk #define MIIDELAY udelay(1) 4070ac6f8b7Swdenk 40842d1f039Swdenk #endif 40942d1f039Swdenk 4100ac6f8b7Swdenk 4110ac6f8b7Swdenk /* 4120ac6f8b7Swdenk * Environment 4130ac6f8b7Swdenk */ 41442d1f039Swdenk #ifndef CFG_RAMBOOT 4155a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 416*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 417*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 418*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 41942d1f039Swdenk #else 42042d1f039Swdenk #define CFG_NO_FLASH 1 /* Flash is not usable now */ 42193f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 422*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 423*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 42442d1f039Swdenk #endif 42542d1f039Swdenk 42642d1f039Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 42742d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 42842d1f039Swdenk 4292835e518SJon Loeliger /* 430659e2f67SJon Loeliger * BOOTP options 431659e2f67SJon Loeliger */ 432659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 433659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 434659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 435659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 436659e2f67SJon Loeliger 437659e2f67SJon Loeliger 438659e2f67SJon Loeliger /* 4392835e518SJon Loeliger * Command line configuration. 4402835e518SJon Loeliger */ 4412835e518SJon Loeliger #include <config_cmd_default.h> 4422835e518SJon Loeliger 4432835e518SJon Loeliger #define CONFIG_CMD_PING 4442835e518SJon Loeliger #define CONFIG_CMD_I2C 44582ac8c97SKumar Gala #define CONFIG_CMD_ELF 4462835e518SJon Loeliger 44742d1f039Swdenk #if defined(CONFIG_PCI) 4482835e518SJon Loeliger #define CONFIG_CMD_PCI 44942d1f039Swdenk #endif 4500ac6f8b7Swdenk 4512835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC) 4522835e518SJon Loeliger #define CONFIG_CMD_MII 4532835e518SJon Loeliger #endif 4542835e518SJon Loeliger 4552835e518SJon Loeliger #if defined(CFG_RAMBOOT) 4562835e518SJon Loeliger #undef CONFIG_CMD_ENV 4572835e518SJon Loeliger #undef CONFIG_CMD_LOADS 4582835e518SJon Loeliger #endif 4592835e518SJon Loeliger 46042d1f039Swdenk 46142d1f039Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 46242d1f039Swdenk 46342d1f039Swdenk /* 46442d1f039Swdenk * Miscellaneous configurable options 46542d1f039Swdenk */ 46642d1f039Swdenk #define CFG_LONGHELP /* undef to save memory */ 46722abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4680ac6f8b7Swdenk #define CFG_LOAD_ADDR 0x1000000 /* default load address */ 4690ac6f8b7Swdenk #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 4700ac6f8b7Swdenk 4712835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 47242d1f039Swdenk #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 47342d1f039Swdenk #else 47442d1f039Swdenk #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 47542d1f039Swdenk #endif 4760ac6f8b7Swdenk 47742d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 47842d1f039Swdenk #define CFG_MAXARGS 16 /* max number of command args */ 47942d1f039Swdenk #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 48042d1f039Swdenk #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 48142d1f039Swdenk 48242d1f039Swdenk /* 48342d1f039Swdenk * For booting Linux, the board info and command line data 48442d1f039Swdenk * have to be in the first 8 MB of memory, since this is 48542d1f039Swdenk * the maximum mapped by the Linux kernel during initialization. 48642d1f039Swdenk */ 48742d1f039Swdenk #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 48842d1f039Swdenk 48942d1f039Swdenk /* 49042d1f039Swdenk * Internal Definitions 49142d1f039Swdenk * 49242d1f039Swdenk * Boot Flags 49342d1f039Swdenk */ 49442d1f039Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 49542d1f039Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 49642d1f039Swdenk 4972835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 49842d1f039Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 49942d1f039Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 50042d1f039Swdenk #endif 50142d1f039Swdenk 5029aea9530Swdenk 5039aea9530Swdenk /* 5049aea9530Swdenk * Environment Configuration 5059aea9530Swdenk */ 5069aea9530Swdenk 5070ac6f8b7Swdenk /* The mac addresses for all ethernet interface */ 50842d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) 50910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 5100ac6f8b7Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 511e2ffd59bSwdenk #define CONFIG_HAS_ETH1 5120ac6f8b7Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 513e2ffd59bSwdenk #define CONFIG_HAS_ETH2 5140ac6f8b7Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 5155ce71580SKumar Gala #define CONFIG_HAS_ETH3 5165ce71580SKumar Gala #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 51742d1f039Swdenk #endif 51842d1f039Swdenk 5190ac6f8b7Swdenk #define CONFIG_IPADDR 192.168.1.253 5200ac6f8b7Swdenk 5210ac6f8b7Swdenk #define CONFIG_HOSTNAME unknown 5220ac6f8b7Swdenk #define CONFIG_ROOTPATH /nfsroot 5230ac6f8b7Swdenk #define CONFIG_BOOTFILE your.uImage 5240ac6f8b7Swdenk 5250ac6f8b7Swdenk #define CONFIG_SERVERIP 192.168.1.1 5260ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 5270ac6f8b7Swdenk #define CONFIG_NETMASK 255.255.255.0 5280ac6f8b7Swdenk 5290ac6f8b7Swdenk #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 5300ac6f8b7Swdenk 5310ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5320ac6f8b7Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 5330ac6f8b7Swdenk 5340ac6f8b7Swdenk #define CONFIG_BAUDRATE 115200 5350ac6f8b7Swdenk 5360ac6f8b7Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 5370ac6f8b7Swdenk "netdev=eth0\0" \ 538d3ec0d94SAndy Fleming "consoledev=ttyCPM\0" \ 539d3ec0d94SAndy Fleming "ramdiskaddr=1000000\0" \ 540ccc091aaSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 541ccc091aaSAndy Fleming "fdtaddr=400000\0" \ 542ccc091aaSAndy Fleming "fdtfile=mpc8560ads.dtb\0" 5430ac6f8b7Swdenk 5440ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND \ 5450ac6f8b7Swdenk "setenv bootargs root=/dev/nfs rw " \ 5460ac6f8b7Swdenk "nfsroot=$serverip:$rootpath " \ 5470ac6f8b7Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5480ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5490ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 550ccc091aaSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 551ccc091aaSAndy Fleming "bootm $loadaddr - $fdtaddr" 5520ac6f8b7Swdenk 5530ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \ 5540ac6f8b7Swdenk "setenv bootargs root=/dev/ram rw " \ 5550ac6f8b7Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 5560ac6f8b7Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 5570ac6f8b7Swdenk "tftp $loadaddr $bootfile;" \ 558d3ec0d94SAndy Fleming "tftp $fdtaddr $fdtfile;" \ 559d3ec0d94SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr" 5600ac6f8b7Swdenk 5610ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 56242d1f039Swdenk 56342d1f039Swdenk #endif /* __CONFIG_H */ 564