xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 0ac6f8b7498d3608bd1de2280a014e9e23d7b1f2)
142d1f039Swdenk /*
2*0ac6f8b7Swdenk  * Copyright 2004 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
25*0ac6f8b7Swdenk /*
26*0ac6f8b7Swdenk  * mpc8560ads board configuration file
27*0ac6f8b7Swdenk  *
28*0ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
29*0ac6f8b7Swdenk  *
30*0ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
31*0ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
4142d1f039Swdenk #define CONFIG_MPC8560		1	/* MPC8560 specific */
4242d1f039Swdenk #define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific */
4342d1f039Swdenk 
44*0ac6f8b7Swdenk #define CONFIG_PCI
4542d1f039Swdenk #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
4642d1f039Swdenk #undef  CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
4742d1f039Swdenk #define CONFIG_ENV_OVERWRITE
4842d1f039Swdenk #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup*/
49*0ac6f8b7Swdenk #define CONFIG_DDR_ECC			/* only for ECC DDR module */
5042d1f039Swdenk #define CONFIG_DDR_DLL                  /* possible DLL fix needed */
51*0ac6f8b7Swdenk #define CONFIG_DDR_2T_TIMING            /* Sets the 2T timing bit */
5242d1f039Swdenk 
53*0ac6f8b7Swdenk /*
54*0ac6f8b7Swdenk  * Use Localbus SDRAM to emulate flash before we can program the flash.
55*0ac6f8b7Swdenk  * Normally you need a flash-boot image(u-boot.bin).
56*0ac6f8b7Swdenk  * If unsure #undef this.
5742d1f039Swdenk  */
5842d1f039Swdenk #undef CONFIG_RAM_AS_FLASH
5942d1f039Swdenk 
60*0ac6f8b7Swdenk /*
61*0ac6f8b7Swdenk  * sysclk for MPC85xx
62*0ac6f8b7Swdenk  *
63*0ac6f8b7Swdenk  * Two valid values are:
64*0ac6f8b7Swdenk  *    33000000
65*0ac6f8b7Swdenk  *    66000000
66*0ac6f8b7Swdenk  *
67*0ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
68*0ac6f8b7Swdenk  * is likely the desired value here.  The board, however, can run and
69*0ac6f8b7Swdenk  * defaults to 66Mhz.  In any event, this value must match the settings
70*0ac6f8b7Swdenk  * of SW15[1] and SW17[8], and likely SW6[0:1], the SYSCLK as well.
71*0ac6f8b7Swdenk  *
72*0ac6f8b7Swdenk  *	SW17[8] ------+    SW6
73*0ac6f8b7Swdenk  *	SW15[1] ----+ |   [0:1]
74*0ac6f8b7Swdenk  *		    V V    V V
75*0ac6f8b7Swdenk  *	33MHz	    1 1    1 0
76*0ac6f8b7Swdenk  *	66MHz	    0 0    0 1
77*0ac6f8b7Swdenk  */
78*0ac6f8b7Swdenk 
79*0ac6f8b7Swdenk #define CONFIG_SYS_CLK_FREQ	66000000
80*0ac6f8b7Swdenk 
81*0ac6f8b7Swdenk 
82*0ac6f8b7Swdenk #if !defined(CONFIG_SPD_EEPROM)
83*0ac6f8b7Swdenk #define CONFIG_DDR_SETTING	/* manually set up DDR parameters */
8442d1f039Swdenk #endif
8542d1f039Swdenk 
86*0ac6f8b7Swdenk /*
87*0ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
88*0ac6f8b7Swdenk  */
8942d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
90*0ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
91*0ac6f8b7Swdenk #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
9242d1f039Swdenk 
93*0ac6f8b7Swdenk #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
94*0ac6f8b7Swdenk 
95*0ac6f8b7Swdenk #define CFG_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */
9642d1f039Swdenk 
9742d1f039Swdenk #undef  CFG_DRAM_TEST                  /* memory test, takes time */
9842d1f039Swdenk #define CFG_MEMTEST_START	0x00200000	/* memtest region */
9942d1f039Swdenk #define CFG_MEMTEST_END		0x00400000
10042d1f039Swdenk 
10142d1f039Swdenk 
10242d1f039Swdenk /*
10342d1f039Swdenk  * Base addresses -- Note these are effective addresses where the
10442d1f039Swdenk  * actual resources get mapped (not physical addresses)
10542d1f039Swdenk  */
10642d1f039Swdenk #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
107*0ac6f8b7Swdenk #define CFG_CCSRBAR             0xe0000000      /* relocated CCSRBAR */
10842d1f039Swdenk #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
10942d1f039Swdenk 
11042d1f039Swdenk #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
11142d1f039Swdenk #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
11242d1f039Swdenk #define CFG_SDRAM_SIZE		128		/* DDR is 128MB	*/
11342d1f039Swdenk 
114*0ac6f8b7Swdenk /*
115*0ac6f8b7Swdenk  * SDRAM on the Local Bus
116*0ac6f8b7Swdenk  */
11742d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH)
11842d1f039Swdenk #define CFG_LBC_SDRAM_BASE	0xfc000000	/* Localbus SDRAM */
11942d1f039Swdenk #else
120*0ac6f8b7Swdenk #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
12142d1f039Swdenk #endif
12242d1f039Swdenk #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
12342d1f039Swdenk 
12442d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH)
12542d1f039Swdenk #define CFG_FLASH_BASE		0xf8000000	/* start of FLASH 16M */
12642d1f039Swdenk #define CFG_BR0_PRELIM		0xf8001801	/* port size 32bit */
12742d1f039Swdenk #else /* Boot from real Flash */
12842d1f039Swdenk #define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M */
12942d1f039Swdenk #define CFG_BR0_PRELIM		0xff001801	/* port size 32bit */
13042d1f039Swdenk #endif
13142d1f039Swdenk 
13242d1f039Swdenk #define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
13342d1f039Swdenk #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
13442d1f039Swdenk #define CFG_MAX_FLASH_SECT	64		/* sectors per device */
13542d1f039Swdenk #undef	CFG_FLASH_CHECKSUM
136*0ac6f8b7Swdenk #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
137*0ac6f8b7Swdenk #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
13842d1f039Swdenk 
13942d1f039Swdenk #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
14042d1f039Swdenk 
141*0ac6f8b7Swdenk 
14242d1f039Swdenk #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
14342d1f039Swdenk #define CFG_RAMBOOT
14442d1f039Swdenk #else
14542d1f039Swdenk #undef  CFG_RAMBOOT
14642d1f039Swdenk #endif
14742d1f039Swdenk 
14842d1f039Swdenk #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
14942d1f039Swdenk 
150*0ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
151*0ac6f8b7Swdenk 
15242d1f039Swdenk #if defined(CONFIG_DDR_SETTING)
15342d1f039Swdenk #define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
15442d1f039Swdenk #define CFG_DDR_CS0_CONFIG	0x80000002
15542d1f039Swdenk #define CFG_DDR_TIMING_1	0x37344321
15642d1f039Swdenk #define CFG_DDR_TIMING_2	0x00000800  /* P9-45,may need tuning */
15742d1f039Swdenk #define CFG_DDR_CONTROL		0xc2000000  /* unbuffered,no DYN_PWR */
15842d1f039Swdenk #define CFG_DDR_MODE		0x00000062  /* DLL,normal,seq,4/2.5 */
15942d1f039Swdenk #define CFG_DDR_INTERVAL	0x05200100  /* autocharge,no open page */
16042d1f039Swdenk #endif
16142d1f039Swdenk 
16242d1f039Swdenk 
163*0ac6f8b7Swdenk /*
164*0ac6f8b7Swdenk  * Local Bus Definitions
165*0ac6f8b7Swdenk  */
166*0ac6f8b7Swdenk 
167*0ac6f8b7Swdenk /*
168*0ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
169*0ac6f8b7Swdenk  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
170*0ac6f8b7Swdenk  *
171*0ac6f8b7Swdenk  * For BR2, need:
172*0ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
173*0ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
174*0ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
175*0ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
176*0ac6f8b7Swdenk  *    Valid = BR[31] = 1
177*0ac6f8b7Swdenk  *
178*0ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
179*0ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
180*0ac6f8b7Swdenk  *
181*0ac6f8b7Swdenk  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
182*0ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
183*0ac6f8b7Swdenk  */
184*0ac6f8b7Swdenk 
185*0ac6f8b7Swdenk #define CFG_BR2_PRELIM		0xf0001861
186*0ac6f8b7Swdenk 
187*0ac6f8b7Swdenk /*
188*0ac6f8b7Swdenk  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
189*0ac6f8b7Swdenk  *
190*0ac6f8b7Swdenk  * For OR2, need:
191*0ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
192*0ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
193*0ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
194*0ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
195*0ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
196*0ac6f8b7Swdenk  *
197*0ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
198*0ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
199*0ac6f8b7Swdenk  */
200*0ac6f8b7Swdenk 
20142d1f039Swdenk #define CFG_OR2_PRELIM		0xfc006901
202*0ac6f8b7Swdenk 
203*0ac6f8b7Swdenk #define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
204*0ac6f8b7Swdenk #define CFG_LBC_LBCR		0x00000000    /* LB config reg */
205*0ac6f8b7Swdenk #define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
206*0ac6f8b7Swdenk #define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
207*0ac6f8b7Swdenk 
208*0ac6f8b7Swdenk /*
209*0ac6f8b7Swdenk  * LSDMR masks
210*0ac6f8b7Swdenk  */
211*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
212*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
213*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
214*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
215*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
216*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
217*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
218*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
219*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
220*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
221*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
222*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
223*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
224*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
225*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
226*0ac6f8b7Swdenk 
227*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
228*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
229*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
230*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
231*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
232*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
233*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
234*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
235*0ac6f8b7Swdenk 
236*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_BSMA1516	\
237*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFCR5		\
238*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_PRETOACT3	\
239*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_ACTTORW3	\
240*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_BL8		\
241*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_WRC2		\
242*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_CL3		\
243*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_RFEN		\
244*0ac6f8b7Swdenk 				)
245*0ac6f8b7Swdenk 
246*0ac6f8b7Swdenk /*
247*0ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
248*0ac6f8b7Swdenk  */
249*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
250*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_OP_PCHALL)  /*0x2861b723*/
251*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
252*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)  /*0x0861b723*/
253*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
254*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_OP_ARFRSH)  /*0x0861b723*/
255*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
256*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_OP_MRW)     /*0x1861b723*/
257*0ac6f8b7Swdenk #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
258*0ac6f8b7Swdenk 				| CFG_LBC_LSDMR_OP_NORMAL)  /*0x4061b723*/
259*0ac6f8b7Swdenk 
26042d1f039Swdenk 
26142d1f039Swdenk #if defined(CONFIG_RAM_AS_FLASH)
26242d1f039Swdenk #define CFG_BR4_PRELIM          0xf8000801      /* 32KB, 8-bit wide for ADS config reg */
26342d1f039Swdenk #else
264*0ac6f8b7Swdenk #define CFG_BR4_PRELIM          0xf8000801      /* 32KB, 8-bit wide for ADS config reg */
26542d1f039Swdenk #endif
26642d1f039Swdenk #define CFG_OR4_PRELIM		0xffffe1f1
26742d1f039Swdenk #define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
26842d1f039Swdenk 
26942d1f039Swdenk #define CONFIG_L1_INIT_RAM
27042d1f039Swdenk #define CFG_INIT_RAM_LOCK 	1
27142d1f039Swdenk #define CFG_INIT_RAM_ADDR	0x40000000	/* Initial RAM address */
27242d1f039Swdenk #define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
27342d1f039Swdenk 
27442d1f039Swdenk #define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
27542d1f039Swdenk #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
27642d1f039Swdenk #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
27742d1f039Swdenk 
27842d1f039Swdenk #define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
27942d1f039Swdenk #define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
28042d1f039Swdenk 
28142d1f039Swdenk /* Serial Port */
28242d1f039Swdenk #define CONFIG_CONS_ON_SCC	/* define if console on SCC */
28342d1f039Swdenk #undef  CONFIG_CONS_NONE	/* define if console on something else */
28442d1f039Swdenk #define CONFIG_CONS_INDEX       1  /* which serial channel for console */
28542d1f039Swdenk 
28642d1f039Swdenk #define CONFIG_BAUDRATE	 	115200
28742d1f039Swdenk 
28842d1f039Swdenk #define CFG_BAUDRATE_TABLE  \
28942d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
29042d1f039Swdenk 
29142d1f039Swdenk /* Use the HUSH parser */
29242d1f039Swdenk #define CFG_HUSH_PARSER
29342d1f039Swdenk #ifdef  CFG_HUSH_PARSER
29442d1f039Swdenk #define CFG_PROMPT_HUSH_PS2 "> "
29542d1f039Swdenk #endif
29642d1f039Swdenk 
29742d1f039Swdenk /* I2C */
29842d1f039Swdenk #define  CONFIG_HARD_I2C    		/* I2C with hardware support*/
29942d1f039Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
30042d1f039Swdenk #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
30142d1f039Swdenk #define CFG_I2C_SLAVE		0x7F
30242d1f039Swdenk #define CFG_I2C_NOPROBES        {0x69}  /* Don't probe these addrs */
30342d1f039Swdenk 
304*0ac6f8b7Swdenk /* RapidIO MMU */
305*0ac6f8b7Swdenk #define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
306*0ac6f8b7Swdenk #define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
307*0ac6f8b7Swdenk #define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */
30842d1f039Swdenk 
309*0ac6f8b7Swdenk /*
310*0ac6f8b7Swdenk  * General PCI
311*0ac6f8b7Swdenk  * Addresses are mapped 1-1.
312*0ac6f8b7Swdenk  */
313*0ac6f8b7Swdenk #define CFG_PCI1_MEM_BASE	0x80000000
314*0ac6f8b7Swdenk #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
315*0ac6f8b7Swdenk #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
316*0ac6f8b7Swdenk #define CFG_PCI1_IO_BASE	0xe2000000
317*0ac6f8b7Swdenk #define CFG_PCI1_IO_PHYS	CFG_PCI1_IO_BASE
318*0ac6f8b7Swdenk #define CFG_PCI1_IO_SIZE	0x1000000	/* 16M */
319*0ac6f8b7Swdenk 
320*0ac6f8b7Swdenk #if defined(CONFIG_PCI)
321*0ac6f8b7Swdenk 
32242d1f039Swdenk #define CONFIG_NET_MULTI
32342d1f039Swdenk #define CONFIG_PCI_PNP		       	/* do pci plug-and-play */
324*0ac6f8b7Swdenk 
325*0ac6f8b7Swdenk #undef CONFIG_EEPRO100
326*0ac6f8b7Swdenk #undef CONFIG_TULIP
327*0ac6f8b7Swdenk 
32842d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
32942d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
33042d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
33142d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
33242d1f039Swdenk #endif
333*0ac6f8b7Swdenk 
334*0ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
33542d1f039Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
336*0ac6f8b7Swdenk 
337*0ac6f8b7Swdenk #endif	/* CONFIG_PCI */
338*0ac6f8b7Swdenk 
339*0ac6f8b7Swdenk 
340*0ac6f8b7Swdenk #if defined(CONFIG_TSEC_ENET)
341*0ac6f8b7Swdenk 
342*0ac6f8b7Swdenk #ifndef CONFIG_NET_MULTI
34342d1f039Swdenk #define CONFIG_NET_MULTI 	1
344*0ac6f8b7Swdenk #endif
345*0ac6f8b7Swdenk 
34642d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management */
347*0ac6f8b7Swdenk #define CONFIG_MPC85XX_TSEC1	1
348*0ac6f8b7Swdenk #define CONFIG_MPC85XX_TSEC2	1
349*0ac6f8b7Swdenk #undef CONFIG_MPC85XX_FEC
350*0ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
351*0ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
352*0ac6f8b7Swdenk #define TSEC1_PHYIDX		0
353*0ac6f8b7Swdenk #define TSEC2_PHYIDX		0
354*0ac6f8b7Swdenk #define CONFIG_ETHPRIME		"MOTO ENET0"
355*0ac6f8b7Swdenk 
35642d1f039Swdenk #elif defined(CONFIG_ETHER_ON_FCC)	/* CPM FCC Ethernet */
357*0ac6f8b7Swdenk 
35842d1f039Swdenk #define CONFIG_ETHER_ON_FCC	/* define if ether on FCC   */
35942d1f039Swdenk #undef  CONFIG_ETHER_NONE	/* define if ether on something else */
36042d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether */
361*0ac6f8b7Swdenk 
36242d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2)
36342d1f039Swdenk   /*
36442d1f039Swdenk    * - Rx-CLK is CLK13
36542d1f039Swdenk    * - Tx-CLK is CLK14
36642d1f039Swdenk    * - Select bus for bd/buffers
36742d1f039Swdenk    * - Full duplex
36842d1f039Swdenk    */
36942d1f039Swdenk   #define CFG_CMXFCR_MASK       (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
37042d1f039Swdenk   #define CFG_CMXFCR_VALUE      (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
37142d1f039Swdenk   #define CFG_CPMFCR_RAMTYPE    0
37242d1f039Swdenk   #define CFG_FCC_PSMR          (FCC_PSMR_FDE)
37342d1f039Swdenk   #define FETH2_RST		0x01
37442d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3)
37542d1f039Swdenk   /* need more definitions here for FE3 */
37642d1f039Swdenk   #define FETH3_RST		0x80
37742d1f039Swdenk #endif  				/* CONFIG_ETHER_INDEX */
378*0ac6f8b7Swdenk 
37942d1f039Swdenk #define CONFIG_MII			/* MII PHY management */
38042d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
381*0ac6f8b7Swdenk 
38242d1f039Swdenk /*
38342d1f039Swdenk  * GPIO pins used for bit-banged MII communications
38442d1f039Swdenk  */
38542d1f039Swdenk #define MDIO_PORT	2		/* Port C */
38642d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
38742d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
38842d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
38942d1f039Swdenk 
39042d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
39142d1f039Swdenk 			else	iop->pdat &= ~0x00400000
39242d1f039Swdenk 
39342d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
39442d1f039Swdenk 			else	iop->pdat &= ~0x00200000
39542d1f039Swdenk 
39642d1f039Swdenk #define MIIDELAY	udelay(1)
397*0ac6f8b7Swdenk 
39842d1f039Swdenk #endif
39942d1f039Swdenk 
400*0ac6f8b7Swdenk 
401*0ac6f8b7Swdenk /*
402*0ac6f8b7Swdenk  * Environment
403*0ac6f8b7Swdenk  */
40442d1f039Swdenk #ifndef CFG_RAMBOOT
40542d1f039Swdenk   #if defined(CONFIG_RAM_AS_FLASH)
40642d1f039Swdenk   #define CFG_ENV_IS_NOWHERE
40742d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_FLASH_BASE + 0x100000)
40842d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
40942d1f039Swdenk   #else
41042d1f039Swdenk   #define CFG_ENV_IS_IN_FLASH	1
41142d1f039Swdenk   #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
412*0ac6f8b7Swdenk   #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
41342d1f039Swdenk   #endif
41442d1f039Swdenk   #define CFG_ENV_SIZE		0x2000
41542d1f039Swdenk #else
41642d1f039Swdenk #define CFG_NO_FLASH		1	/* Flash is not usable now */
41742d1f039Swdenk #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
41842d1f039Swdenk #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
41942d1f039Swdenk #define CFG_ENV_SIZE		0x2000
42042d1f039Swdenk #endif
42142d1f039Swdenk 
42242d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
42342d1f039Swdenk #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
42442d1f039Swdenk 
42542d1f039Swdenk #if defined(CFG_RAMBOOT) || defined(CONFIG_RAM_AS_FLASH)
42642d1f039Swdenk   #if defined(CONFIG_PCI)
427*0ac6f8b7Swdenk     #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
428*0ac6f8b7Swdenk 				 | CFG_CMD_PCI		\
429*0ac6f8b7Swdenk 				 | CFG_CMD_PING		\
430*0ac6f8b7Swdenk 				 | CFG_CMD_I2C)		\
431*0ac6f8b7Swdenk 				&			\
432*0ac6f8b7Swdenk 				 ~(CFG_CMD_ENV \
433*0ac6f8b7Swdenk 				  | CFG_CMD_LOADS))
43442d1f039Swdenk   #elif defined(CONFIG_TSEC_ENET)
435*0ac6f8b7Swdenk     #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
436*0ac6f8b7Swdenk 				| CFG_CMD_PING		\
437*0ac6f8b7Swdenk 				| CFG_CMD_I2C)		\
438*0ac6f8b7Swdenk 				& ~(CFG_CMD_ENV))
43942d1f039Swdenk   #elif defined(CONFIG_ETHER_ON_FCC)
440*0ac6f8b7Swdenk     #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
441*0ac6f8b7Swdenk 				 | CFG_CMD_MII		\
442*0ac6f8b7Swdenk 				 | CFG_CMD_PING		\
443*0ac6f8b7Swdenk 				 | CFG_CMD_I2C)		\
444*0ac6f8b7Swdenk 				& ~(CFG_CMD_ENV))
44542d1f039Swdenk   #endif
44642d1f039Swdenk #else
44742d1f039Swdenk   #if defined(CONFIG_PCI)
448*0ac6f8b7Swdenk     #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
449*0ac6f8b7Swdenk 				| CFG_CMD_PCI		\
450*0ac6f8b7Swdenk 				| CFG_CMD_PING		\
451*0ac6f8b7Swdenk 				| CFG_CMD_I2C)
45242d1f039Swdenk   #elif defined(CONFIG_TSEC_ENET)
453*0ac6f8b7Swdenk     #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
454*0ac6f8b7Swdenk 				| CFG_CMD_PING		\
455*0ac6f8b7Swdenk 				| CFG_CMD_I2C)
45642d1f039Swdenk   #elif defined(CONFIG_ETHER_ON_FCC)
457*0ac6f8b7Swdenk     #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
458*0ac6f8b7Swdenk 				| CFG_CMD_MII		\
459*0ac6f8b7Swdenk 				| CFG_CMD_PING		\
460*0ac6f8b7Swdenk 				| CFG_CMD_I2C)
46142d1f039Swdenk   #endif
46242d1f039Swdenk #endif
463*0ac6f8b7Swdenk 
46442d1f039Swdenk #include <cmd_confdefs.h>
46542d1f039Swdenk 
46642d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
46742d1f039Swdenk 
46842d1f039Swdenk /*
46942d1f039Swdenk  * Miscellaneous configurable options
47042d1f039Swdenk  */
47142d1f039Swdenk #define CFG_LONGHELP			/* undef to save memory	*/
472*0ac6f8b7Swdenk #define CFG_LOAD_ADDR	0x1000000	/* default load address */
473*0ac6f8b7Swdenk #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
474*0ac6f8b7Swdenk 
47542d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
47642d1f039Swdenk     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
47742d1f039Swdenk #else
47842d1f039Swdenk     #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
47942d1f039Swdenk #endif
480*0ac6f8b7Swdenk 
48142d1f039Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
48242d1f039Swdenk #define CFG_MAXARGS	16		/* max number of command args */
48342d1f039Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
48442d1f039Swdenk #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
48542d1f039Swdenk 
48642d1f039Swdenk /*
48742d1f039Swdenk  * For booting Linux, the board info and command line data
48842d1f039Swdenk  * have to be in the first 8 MB of memory, since this is
48942d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
49042d1f039Swdenk  */
49142d1f039Swdenk #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
49242d1f039Swdenk 
49342d1f039Swdenk /* Cache Configuration */
49442d1f039Swdenk #define CFG_DCACHE_SIZE		32768
49542d1f039Swdenk #define CFG_CACHELINE_SIZE	32
49642d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
49742d1f039Swdenk #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
49842d1f039Swdenk #endif
49942d1f039Swdenk 
50042d1f039Swdenk /*
50142d1f039Swdenk  * Internal Definitions
50242d1f039Swdenk  *
50342d1f039Swdenk  * Boot Flags
50442d1f039Swdenk  */
50542d1f039Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
50642d1f039Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
50742d1f039Swdenk 
50842d1f039Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
50942d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
51042d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
51142d1f039Swdenk #endif
51242d1f039Swdenk 
513*0ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
51442d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
515*0ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
516*0ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
517*0ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
51842d1f039Swdenk #endif
51942d1f039Swdenk 
520*0ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
521*0ac6f8b7Swdenk 
522*0ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
523*0ac6f8b7Swdenk #define CONFIG_ROOTPATH		/nfsroot
524*0ac6f8b7Swdenk #define CONFIG_BOOTFILE		your.uImage
525*0ac6f8b7Swdenk 
526*0ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
527*0ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
528*0ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
529*0ac6f8b7Swdenk 
530*0ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
531*0ac6f8b7Swdenk 
532*0ac6f8b7Swdenk #define CONFIG_BOOTDELAY  10	/* -1 disables auto-boot */
533*0ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
534*0ac6f8b7Swdenk 
535*0ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
536*0ac6f8b7Swdenk 
537*0ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS					\
538*0ac6f8b7Swdenk    "netdev=eth0\0"                                                      \
539*0ac6f8b7Swdenk    "consoledev=ttyS0\0"                                                 \
540*0ac6f8b7Swdenk    "ramdiskaddr=400000\0"						\
541*0ac6f8b7Swdenk    "ramdiskfile=your.ramdisk.u-boot\0"
542*0ac6f8b7Swdenk 
543*0ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND						\
544*0ac6f8b7Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
545*0ac6f8b7Swdenk       "nfsroot=$serverip:$rootpath "                                    \
546*0ac6f8b7Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
547*0ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
548*0ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
549*0ac6f8b7Swdenk    "bootm $loadaddr"
550*0ac6f8b7Swdenk 
551*0ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
552*0ac6f8b7Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
553*0ac6f8b7Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
554*0ac6f8b7Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
555*0ac6f8b7Swdenk    "tftp $loadaddr $bootfile;"                                          \
556*0ac6f8b7Swdenk    "bootm $loadaddr $ramdiskaddr"
557*0ac6f8b7Swdenk 
558*0ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
55942d1f039Swdenk 
56042d1f039Swdenk #endif	/* __CONFIG_H */
561