xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 00f792e0df9ae942427e44595a0f4379582accee)
142d1f039Swdenk /*
27c57f3e8SKumar Gala  * Copyright 2004, 2011 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
642d1f039Swdenk  * See file CREDITS for list of people who contributed to this
742d1f039Swdenk  * project.
842d1f039Swdenk  *
942d1f039Swdenk  * This program is free software; you can redistribute it and/or
1042d1f039Swdenk  * modify it under the terms of the GNU General Public License as
1142d1f039Swdenk  * published by the Free Software Foundation; either version 2 of
1242d1f039Swdenk  * the License, or (at your option) any later version.
1342d1f039Swdenk  *
1442d1f039Swdenk  * This program is distributed in the hope that it will be useful,
1542d1f039Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1642d1f039Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1742d1f039Swdenk  * GNU General Public License for more details.
1842d1f039Swdenk  *
1942d1f039Swdenk  * You should have received a copy of the GNU General Public License
2042d1f039Swdenk  * along with this program; if not, write to the Free Software
2142d1f039Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2242d1f039Swdenk  * MA 02111-1307 USA
2342d1f039Swdenk  */
2442d1f039Swdenk 
250ac6f8b7Swdenk /*
260ac6f8b7Swdenk  * mpc8560ads board configuration file
270ac6f8b7Swdenk  *
280ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
290ac6f8b7Swdenk  *
300ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
310ac6f8b7Swdenk  * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
3242d1f039Swdenk  */
3342d1f039Swdenk 
3442d1f039Swdenk #ifndef __CONFIG_H
3542d1f039Swdenk #define __CONFIG_H
3642d1f039Swdenk 
3742d1f039Swdenk /* High Level Configuration Options */
3842d1f039Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3942d1f039Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
4042d1f039Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
419c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
4242d1f039Swdenk #define CONFIG_MPC8560ADS	1	/* MPC8560ADS board specific */
43f060054dSKumar Gala #define CONFIG_MPC8560		1
4442d1f039Swdenk 
452ae18241SWolfgang Denk /*
462ae18241SWolfgang Denk  * default CCARBAR is at 0xff700000
472ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
482ae18241SWolfgang Denk  */
492ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xfff80000
502ae18241SWolfgang Denk 
510ac6f8b7Swdenk #define CONFIG_PCI
52842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
530151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
5442d1f039Swdenk #define CONFIG_TSEC_ENET		/* tsec ethernet support */
5542d1f039Swdenk #undef CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
5642d1f039Swdenk #define CONFIG_ENV_OVERWRITE
577232a272SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
58004eca0cSPeter Tyser #define CONFIG_RESET_PHY_R	1	/* Call reset_phy() */
5942d1f039Swdenk 
600ac6f8b7Swdenk /*
610ac6f8b7Swdenk  * sysclk for MPC85xx
620ac6f8b7Swdenk  *
630ac6f8b7Swdenk  * Two valid values are:
640ac6f8b7Swdenk  *    33000000
650ac6f8b7Swdenk  *    66000000
660ac6f8b7Swdenk  *
670ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
689aea9530Swdenk  * is likely the desired value here, so that is now the default.
699aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
709aea9530Swdenk  * must match the settings of some switches.  Details can be found
719aea9530Swdenk  * in the README.mpc85xxads.
720ac6f8b7Swdenk  */
730ac6f8b7Swdenk 
749aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
759aea9530Swdenk #define CONFIG_SYS_CLK_FREQ	33000000
7642d1f039Swdenk #endif
7742d1f039Swdenk 
789aea9530Swdenk 
790ac6f8b7Swdenk /*
800ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
810ac6f8b7Swdenk  */
8242d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
830ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
8442d1f039Swdenk 
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */
8642d1f039Swdenk 
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
8942d1f039Swdenk 
90e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
91e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
9242d1f039Swdenk 
938b625114SJon Loeliger /* DDR Setup */
948b625114SJon Loeliger #define CONFIG_FSL_DDR1
958b625114SJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
968b625114SJon Loeliger #define CONFIG_DDR_SPD
978b625114SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
989aea9530Swdenk 
998b625114SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
1008b625114SJon Loeliger 
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1039aea9530Swdenk 
1048b625114SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS	1
1058b625114SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1068b625114SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
1079aea9530Swdenk 
1088b625114SJon Loeliger /* I2C addresses of SPD EEPROMs */
1098b625114SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1108b625114SJon Loeliger 
1118b625114SJon Loeliger /* These are used when DDR doesn't use SPD.  */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	128		/* DDR is 128MB */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80000002
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x37344321
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
12042d1f039Swdenk 
1210ac6f8b7Swdenk /*
1220ac6f8b7Swdenk  * SDRAM on the Local Bus
1230ac6f8b7Swdenk  */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
12642d1f039Swdenk 
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff001801	/* port size 32bit */
12942d1f039Swdenk 
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	64		/* sectors per device */
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
13642d1f039Swdenk 
13714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
13842d1f039Swdenk 
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
14142d1f039Swdenk #else
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
14342d1f039Swdenk #endif
14442d1f039Swdenk 
14500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
14842d1f039Swdenk 
1490ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1500ac6f8b7Swdenk 
15142d1f039Swdenk 
1520ac6f8b7Swdenk /*
1530ac6f8b7Swdenk  * Local Bus Definitions
1540ac6f8b7Swdenk  */
1550ac6f8b7Swdenk 
1560ac6f8b7Swdenk /*
1570ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
1590ac6f8b7Swdenk  *
1600ac6f8b7Swdenk  * For BR2, need:
1610ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1620ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1630ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1640ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1650ac6f8b7Swdenk  *    Valid = BR[31] = 1
1660ac6f8b7Swdenk  *
1670ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1680ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1690ac6f8b7Swdenk  *
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
1710ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1720ac6f8b7Swdenk  */
1730ac6f8b7Swdenk 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf0001861
1750ac6f8b7Swdenk 
1760ac6f8b7Swdenk /*
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
1780ac6f8b7Swdenk  *
1790ac6f8b7Swdenk  * For OR2, need:
1800ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1810ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1820ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1830ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1840ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1850ac6f8b7Swdenk  *
1860ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1870ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1880ac6f8b7Swdenk  */
1890ac6f8b7Swdenk 
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
1910ac6f8b7Swdenk 
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
1960ac6f8b7Swdenk 
197b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_BSMA1516	\
198b0fe93edSKumar Gala 				| LSDMR_RFCR5		\
199b0fe93edSKumar Gala 				| LSDMR_PRETOACT3	\
200b0fe93edSKumar Gala 				| LSDMR_ACTTORW3	\
201b0fe93edSKumar Gala 				| LSDMR_BL8		\
202b0fe93edSKumar Gala 				| LSDMR_WRC2		\
203b0fe93edSKumar Gala 				| LSDMR_CL3		\
204b0fe93edSKumar Gala 				| LSDMR_RFEN		\
2050ac6f8b7Swdenk 				)
2060ac6f8b7Swdenk 
2070ac6f8b7Swdenk /*
2080ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
2090ac6f8b7Swdenk  */
210b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
211b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
212b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
213b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
214b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
2150ac6f8b7Swdenk 
21642d1f039Swdenk 
2179aea9530Swdenk /*
2189aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
2199aea9530Swdenk  */
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM          0xf8000801
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0xffffe1f1
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR		(CONFIG_SYS_BR4_PRELIM & 0xffff8000)
22342d1f039Swdenk 
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
226553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
22742d1f039Swdenk 
22825ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
23042d1f039Swdenk 
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
23342d1f039Swdenk 
23442d1f039Swdenk /* Serial Port */
23542d1f039Swdenk #define CONFIG_CONS_ON_SCC	/* define if console on SCC */
23642d1f039Swdenk #undef  CONFIG_CONS_NONE	/* define if console on something else */
23742d1f039Swdenk #define CONFIG_CONS_INDEX       1  /* which serial channel for console */
23842d1f039Swdenk 
23942d1f039Swdenk #define CONFIG_BAUDRATE		115200
24042d1f039Swdenk 
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
24242d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
24342d1f039Swdenk 
24442d1f039Swdenk /* Use the HUSH parser */
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef  CONFIG_SYS_HUSH_PARSER
24742d1f039Swdenk #endif
24842d1f039Swdenk 
2490e16387dSMatthew McClintock /* pass open firmware flat tree */
2505ce71580SKumar Gala #define CONFIG_OF_LIBFDT		1
2510e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
2525ce71580SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2530e16387dSMatthew McClintock 
25420476726SJon Loeliger /*
25520476726SJon Loeliger  * I2C
25620476726SJon Loeliger  */
257*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C
258*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
259*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
260*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
261*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
262*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
26342d1f039Swdenk 
2640ac6f8b7Swdenk /* RapidIO MMU */
2655af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT	0xc0000000	/* base address */
26610795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS	0xc0000000	/* base address */
2675af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS	0xc0000000
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
26942d1f039Swdenk 
2700ac6f8b7Swdenk /*
2710ac6f8b7Swdenk  * General PCI
272362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
2730ac6f8b7Swdenk  */
2745af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
27510795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
2765af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
278aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
2795f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x100000	/* 1M */
2820ac6f8b7Swdenk 
2830ac6f8b7Swdenk #if defined(CONFIG_PCI)
2840ac6f8b7Swdenk 
28542d1f039Swdenk #define CONFIG_PCI_PNP			/* do pci plug-and-play */
2860ac6f8b7Swdenk 
2870ac6f8b7Swdenk #undef CONFIG_EEPRO100
2880ac6f8b7Swdenk #undef CONFIG_TULIP
2890ac6f8b7Swdenk 
29042d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
29142d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
29242d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
29342d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
29442d1f039Swdenk #endif
2950ac6f8b7Swdenk 
2960ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
2980ac6f8b7Swdenk 
2990ac6f8b7Swdenk #endif	/* CONFIG_PCI */
3000ac6f8b7Swdenk 
3010ac6f8b7Swdenk 
302ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET
3030ac6f8b7Swdenk 
304ccc091aaSAndy Fleming #ifndef CONFIG_MII
30542d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management */
306ccc091aaSAndy Fleming #endif
307255a3577SKim Phillips #define CONFIG_TSEC1	1
308255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
309255a3577SKim Phillips #define CONFIG_TSEC2	1
310255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
3110ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
3120ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
3130ac6f8b7Swdenk #define TSEC1_PHYIDX		0
3140ac6f8b7Swdenk #define TSEC2_PHYIDX		0
3153a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3163a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
317d9b94f28SJon Loeliger 
318d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
319d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
3200ac6f8b7Swdenk 
321ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */
3220ac6f8b7Swdenk 
323ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC		/* CPM FCC Ethernet */
324ccc091aaSAndy Fleming 
32542d1f039Swdenk #undef  CONFIG_ETHER_NONE		/* define if ether on something else */
32642d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether */
3270ac6f8b7Swdenk 
32842d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2)
32942d1f039Swdenk   /*
33042d1f039Swdenk    * - Rx-CLK is CLK13
33142d1f039Swdenk    * - Tx-CLK is CLK14
33242d1f039Swdenk    * - Select bus for bd/buffers
33342d1f039Swdenk    * - Full duplex
33442d1f039Swdenk    */
335d4590da4SMike Frysinger   #define CONFIG_SYS_CMXFCR_MASK2      (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
336d4590da4SMike Frysinger   #define CONFIG_SYS_CMXFCR_VALUE2     (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_CPMFCR_RAMTYPE    0
3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_FCC_PSMR          (FCC_PSMR_FDE)
33942d1f039Swdenk   #define FETH2_RST		0x01
34042d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3)
34142d1f039Swdenk   /* need more definitions here for FE3 */
34242d1f039Swdenk   #define FETH3_RST		0x80
34342d1f039Swdenk #endif					/* CONFIG_ETHER_INDEX */
3440ac6f8b7Swdenk 
345ccc091aaSAndy Fleming #ifndef CONFIG_MII
346ccc091aaSAndy Fleming #define CONFIG_MII		1	/* MII PHY management */
347ccc091aaSAndy Fleming #endif
348ccc091aaSAndy Fleming 
34942d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
3500ac6f8b7Swdenk 
35142d1f039Swdenk /*
35242d1f039Swdenk  * GPIO pins used for bit-banged MII communications
35342d1f039Swdenk  */
35442d1f039Swdenk #define MDIO_PORT	2		/* Port C */
355be225442SLuigi 'Comio' Mantellini #define MDIO_DECLARE	volatile ioport_t *iop = ioport_addr ( \
356be225442SLuigi 'Comio' Mantellini 				(immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
357be225442SLuigi 'Comio' Mantellini #define MDC_DECLARE	MDIO_DECLARE
358be225442SLuigi 'Comio' Mantellini 
35942d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
36042d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
36142d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
36242d1f039Swdenk 
36342d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
36442d1f039Swdenk 			else	iop->pdat &= ~0x00400000
36542d1f039Swdenk 
36642d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
36742d1f039Swdenk 			else	iop->pdat &= ~0x00200000
36842d1f039Swdenk 
36942d1f039Swdenk #define MIIDELAY	udelay(1)
3700ac6f8b7Swdenk 
37142d1f039Swdenk #endif
37242d1f039Swdenk 
3730ac6f8b7Swdenk 
3740ac6f8b7Swdenk /*
3750ac6f8b7Swdenk  * Environment
3760ac6f8b7Swdenk  */
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3785a1aceb0SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_IN_FLASH	1
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3800e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3810e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
38242d1f039Swdenk #else
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
38493f6d725SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3860e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
38742d1f039Swdenk #endif
38842d1f039Swdenk 
38942d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
39142d1f039Swdenk 
3922835e518SJon Loeliger /*
393659e2f67SJon Loeliger  * BOOTP options
394659e2f67SJon Loeliger  */
395659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
396659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
397659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
398659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
399659e2f67SJon Loeliger 
400659e2f67SJon Loeliger 
401659e2f67SJon Loeliger /*
4022835e518SJon Loeliger  * Command line configuration.
4032835e518SJon Loeliger  */
4042835e518SJon Loeliger #include <config_cmd_default.h>
4052835e518SJon Loeliger 
4062835e518SJon Loeliger #define CONFIG_CMD_PING
4072835e518SJon Loeliger #define CONFIG_CMD_I2C
40882ac8c97SKumar Gala #define CONFIG_CMD_ELF
4091c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
4101c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
411199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
4122835e518SJon Loeliger 
41342d1f039Swdenk #if defined(CONFIG_PCI)
4142835e518SJon Loeliger     #define CONFIG_CMD_PCI
41542d1f039Swdenk #endif
4160ac6f8b7Swdenk 
4172835e518SJon Loeliger #if defined(CONFIG_ETHER_ON_FCC)
4182835e518SJon Loeliger     #define CONFIG_CMD_MII
4192835e518SJon Loeliger #endif
4202835e518SJon Loeliger 
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
422bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
4232835e518SJon Loeliger     #undef CONFIG_CMD_LOADS
4242835e518SJon Loeliger #endif
4252835e518SJon Loeliger 
42642d1f039Swdenk 
42742d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
42842d1f039Swdenk 
42942d1f039Swdenk /*
43042d1f039Swdenk  * Miscellaneous configurable options
43142d1f039Swdenk  */
4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
43322abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4345be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x1000000	/* default load address */
4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4370ac6f8b7Swdenk 
4382835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
44042d1f039Swdenk #else
4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD     #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
44242d1f039Swdenk #endif
4430ac6f8b7Swdenk 
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
44842d1f039Swdenk 
44942d1f039Swdenk /*
45042d1f039Swdenk  * For booting Linux, the board info and command line data
451a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
45242d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
45342d1f039Swdenk  */
454a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
455a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
45642d1f039Swdenk 
4572835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
45842d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
45942d1f039Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
46042d1f039Swdenk #endif
46142d1f039Swdenk 
4629aea9530Swdenk 
4639aea9530Swdenk /*
4649aea9530Swdenk  * Environment Configuration
4659aea9530Swdenk  */
4669aea9530Swdenk 
4670ac6f8b7Swdenk /* The mac addresses for all ethernet interface */
46842d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
46910327dc5SAndy Fleming #define CONFIG_HAS_ETH0
4700ac6f8b7Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
471e2ffd59bSwdenk #define CONFIG_HAS_ETH1
4720ac6f8b7Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
473e2ffd59bSwdenk #define CONFIG_HAS_ETH2
4740ac6f8b7Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
4755ce71580SKumar Gala #define CONFIG_HAS_ETH3
4765ce71580SKumar Gala #define CONFIG_ETH3ADDR  00:E0:0C:00:03:FD
47742d1f039Swdenk #endif
47842d1f039Swdenk 
4790ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
4800ac6f8b7Swdenk 
4810ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
4828b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot"
483b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"your.uImage"
4840ac6f8b7Swdenk 
4850ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
4860ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
4870ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
4880ac6f8b7Swdenk 
4890ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
4900ac6f8b7Swdenk 
4910ac6f8b7Swdenk #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
4920ac6f8b7Swdenk #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
4930ac6f8b7Swdenk 
4940ac6f8b7Swdenk #define CONFIG_BAUDRATE	115200
4950ac6f8b7Swdenk 
4960ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
4970ac6f8b7Swdenk 	"netdev=eth0\0"							\
498d3ec0d94SAndy Fleming 	"consoledev=ttyCPM\0"						\
499d3ec0d94SAndy Fleming 	"ramdiskaddr=1000000\0"						\
500ccc091aaSAndy Fleming 	"ramdiskfile=your.ramdisk.u-boot\0"				\
501ccc091aaSAndy Fleming 	"fdtaddr=400000\0"						\
502ccc091aaSAndy Fleming 	"fdtfile=mpc8560ads.dtb\0"
5030ac6f8b7Swdenk 
5040ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
5050ac6f8b7Swdenk 	"setenv bootargs root=/dev/nfs rw "				\
5060ac6f8b7Swdenk 		"nfsroot=$serverip:$rootpath "				\
5070ac6f8b7Swdenk 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5080ac6f8b7Swdenk 		"console=$consoledev,$baudrate $othbootargs;"		\
5090ac6f8b7Swdenk 	"tftp $loadaddr $bootfile;"					\
510ccc091aaSAndy Fleming 	"tftp $fdtaddr $fdtfile;"					\
511ccc091aaSAndy Fleming 	"bootm $loadaddr - $fdtaddr"
5120ac6f8b7Swdenk 
5130ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
5140ac6f8b7Swdenk 	"setenv bootargs root=/dev/ram rw "				\
5150ac6f8b7Swdenk 		"console=$consoledev,$baudrate $othbootargs;"		\
5160ac6f8b7Swdenk 	"tftp $ramdiskaddr $ramdiskfile;"				\
5170ac6f8b7Swdenk 	"tftp $loadaddr $bootfile;"					\
518d3ec0d94SAndy Fleming 	"tftp $fdtaddr $fdtfile;"					\
519d3ec0d94SAndy Fleming 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
5200ac6f8b7Swdenk 
5210ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
52242d1f039Swdenk 
52342d1f039Swdenk #endif	/* __CONFIG_H */
524