xref: /rk3399_rockchip-uboot/include/configs/MPC8560ADS.h (revision 1f20fc53b382ece8da7440f354b219deb7ed19df)
142d1f039Swdenk /*
27c57f3e8SKumar Gala  * Copyright 2004, 2011 Freescale Semiconductor.
342d1f039Swdenk  * (C) Copyright 2002,2003 Motorola,Inc.
442d1f039Swdenk  * Xianghua Xiao <X.Xiao@motorola.com>
542d1f039Swdenk  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
742d1f039Swdenk  */
842d1f039Swdenk 
90ac6f8b7Swdenk /*
100ac6f8b7Swdenk  * mpc8560ads board configuration file
110ac6f8b7Swdenk  *
120ac6f8b7Swdenk  * Please refer to doc/README.mpc85xx for more info.
130ac6f8b7Swdenk  *
140ac6f8b7Swdenk  * Make sure you change the MAC address and other network params first,
15*92ac5208SJoe Hershberger  * search for CONFIG_SERVERIP, etc. in this file.
1642d1f039Swdenk  */
1742d1f039Swdenk 
1842d1f039Swdenk #ifndef __CONFIG_H
1942d1f039Swdenk #define __CONFIG_H
2042d1f039Swdenk 
2142d1f039Swdenk /* High Level Configuration Options */
229c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
2342d1f039Swdenk 
242ae18241SWolfgang Denk /*
252ae18241SWolfgang Denk  * default CCARBAR is at 0xff700000
262ae18241SWolfgang Denk  * assume U-Boot is less than 0.5MB
272ae18241SWolfgang Denk  */
282ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xfff80000
292ae18241SWolfgang Denk 
30842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
310151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
3242d1f039Swdenk #define CONFIG_TSEC_ENET		/* tsec ethernet support */
3342d1f039Swdenk #undef CONFIG_ETHER_ON_FCC             /* cpm FCC ethernet support */
3442d1f039Swdenk #define CONFIG_ENV_OVERWRITE
35004eca0cSPeter Tyser #define CONFIG_RESET_PHY_R	1	/* Call reset_phy() */
3642d1f039Swdenk 
370ac6f8b7Swdenk /*
380ac6f8b7Swdenk  * sysclk for MPC85xx
390ac6f8b7Swdenk  *
400ac6f8b7Swdenk  * Two valid values are:
410ac6f8b7Swdenk  *    33000000
420ac6f8b7Swdenk  *    66000000
430ac6f8b7Swdenk  *
440ac6f8b7Swdenk  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
459aea9530Swdenk  * is likely the desired value here, so that is now the default.
469aea9530Swdenk  * The board, however, can run at 66MHz.  In any event, this value
479aea9530Swdenk  * must match the settings of some switches.  Details can be found
489aea9530Swdenk  * in the README.mpc85xxads.
490ac6f8b7Swdenk  */
500ac6f8b7Swdenk 
519aea9530Swdenk #ifndef CONFIG_SYS_CLK_FREQ
529aea9530Swdenk #define CONFIG_SYS_CLK_FREQ	33000000
5342d1f039Swdenk #endif
5442d1f039Swdenk 
550ac6f8b7Swdenk /*
560ac6f8b7Swdenk  * These can be toggled for performance analysis, otherwise use default.
570ac6f8b7Swdenk  */
5842d1f039Swdenk #define CONFIG_L2_CACHE			/* toggle L2 cache */
590ac6f8b7Swdenk #define CONFIG_BTB			/* toggle branch predition */
6042d1f039Swdenk 
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions */
6242d1f039Swdenk 
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
6542d1f039Swdenk 
66e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
67e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
6842d1f039Swdenk 
698b625114SJon Loeliger /* DDR Setup */
708b625114SJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
718b625114SJon Loeliger #define CONFIG_DDR_SPD
728b625114SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
739aea9530Swdenk 
748b625114SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
758b625114SJon Loeliger 
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
789aea9530Swdenk 
798b625114SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
808b625114SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
819aea9530Swdenk 
828b625114SJon Loeliger /* I2C addresses of SPD EEPROMs */
838b625114SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
848b625114SJon Loeliger 
858b625114SJon Loeliger /* These are used when DDR doesn't use SPD.  */
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE	128		/* DDR is 128MB */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80000002
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	0x37344321
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
9442d1f039Swdenk 
950ac6f8b7Swdenk /*
960ac6f8b7Swdenk  * SDRAM on the Local Bus
970ac6f8b7Swdenk  */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
10042d1f039Swdenk 
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff001801	/* port size 32bit */
10342d1f039Swdenk 
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	64		/* sectors per device */
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
11042d1f039Swdenk 
11114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
11242d1f039Swdenk 
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
11542d1f039Swdenk #else
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
11742d1f039Swdenk #endif
11842d1f039Swdenk 
11900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
12242d1f039Swdenk 
1230ac6f8b7Swdenk #undef CONFIG_CLOCKS_IN_MHZ
1240ac6f8b7Swdenk 
1250ac6f8b7Swdenk /*
1260ac6f8b7Swdenk  * Local Bus Definitions
1270ac6f8b7Swdenk  */
1280ac6f8b7Swdenk 
1290ac6f8b7Swdenk /*
1300ac6f8b7Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
1320ac6f8b7Swdenk  *
1330ac6f8b7Swdenk  * For BR2, need:
1340ac6f8b7Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
1350ac6f8b7Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
1360ac6f8b7Swdenk  *    no parity checking = BR2[21:22] = 00
1370ac6f8b7Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
1380ac6f8b7Swdenk  *    Valid = BR[31] = 1
1390ac6f8b7Swdenk  *
1400ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1410ac6f8b7Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
1420ac6f8b7Swdenk  *
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
1440ac6f8b7Swdenk  * FIXME: the top 17 bits of BR2.
1450ac6f8b7Swdenk  */
1460ac6f8b7Swdenk 
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf0001861
1480ac6f8b7Swdenk 
1490ac6f8b7Swdenk /*
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
1510ac6f8b7Swdenk  *
1520ac6f8b7Swdenk  * For OR2, need:
1530ac6f8b7Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
1540ac6f8b7Swdenk  *		   XAM, OR2[17:18] = 11
1550ac6f8b7Swdenk  *    9 columns OR2[19-21] = 010
1560ac6f8b7Swdenk  *    13 rows   OR2[23-25] = 100
1570ac6f8b7Swdenk  *    EAD set for extra time OR[31] = 1
1580ac6f8b7Swdenk  *
1590ac6f8b7Swdenk  * 0    4    8    12   16   20   24   28
1600ac6f8b7Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
1610ac6f8b7Swdenk  */
1620ac6f8b7Swdenk 
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
1640ac6f8b7Swdenk 
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/
1690ac6f8b7Swdenk 
170b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_BSMA1516	\
171b0fe93edSKumar Gala 				| LSDMR_RFCR5		\
172b0fe93edSKumar Gala 				| LSDMR_PRETOACT3	\
173b0fe93edSKumar Gala 				| LSDMR_ACTTORW3	\
174b0fe93edSKumar Gala 				| LSDMR_BL8		\
175b0fe93edSKumar Gala 				| LSDMR_WRC2		\
176b0fe93edSKumar Gala 				| LSDMR_CL3		\
177b0fe93edSKumar Gala 				| LSDMR_RFEN		\
1780ac6f8b7Swdenk 				)
1790ac6f8b7Swdenk 
1800ac6f8b7Swdenk /*
1810ac6f8b7Swdenk  * SDRAM Controller configuration sequence.
1820ac6f8b7Swdenk  */
183b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
184b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
185b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
186b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
187b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
1880ac6f8b7Swdenk 
1899aea9530Swdenk /*
1909aea9530Swdenk  * 32KB, 8-bit wide for ADS config reg
1919aea9530Swdenk  */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM          0xf8000801
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0xffffe1f1
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR		(CONFIG_SYS_BR4_PRELIM & 0xffff8000)
19542d1f039Swdenk 
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
198553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
19942d1f039Swdenk 
20025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
20242d1f039Swdenk 
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)    /* Reserve 256 kB for Mon */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)    /* Reserved for malloc */
20542d1f039Swdenk 
20642d1f039Swdenk /* Serial Port */
20742d1f039Swdenk #define CONFIG_CONS_ON_SCC	/* define if console on SCC */
20842d1f039Swdenk #undef  CONFIG_CONS_NONE	/* define if console on something else */
20942d1f039Swdenk #define CONFIG_CONS_INDEX       1  /* which serial channel for console */
21042d1f039Swdenk 
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
21242d1f039Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
21342d1f039Swdenk 
21420476726SJon Loeliger /*
21520476726SJon Loeliger  * I2C
21620476726SJon Loeliger  */
21700f792e0SHeiko Schocher #define CONFIG_SYS_I2C
21800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
21900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
22000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
22100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
22200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
22342d1f039Swdenk 
2240ac6f8b7Swdenk /* RapidIO MMU */
2255af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_VIRT	0xc0000000	/* base address */
22610795f42SKumar Gala #define CONFIG_SYS_RIO_MEM_BUS	0xc0000000	/* base address */
2275af0fdd8SKumar Gala #define CONFIG_SYS_RIO_MEM_PHYS	0xc0000000
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE	0x20000000	/* 128M */
22942d1f039Swdenk 
2300ac6f8b7Swdenk /*
2310ac6f8b7Swdenk  * General PCI
232362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
2330ac6f8b7Swdenk  */
2345af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
23510795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
2365af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
238aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
2395f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x100000	/* 1M */
2420ac6f8b7Swdenk 
2430ac6f8b7Swdenk #if defined(CONFIG_PCI)
2440ac6f8b7Swdenk #undef CONFIG_EEPRO100
2450ac6f8b7Swdenk #undef CONFIG_TULIP
2460ac6f8b7Swdenk 
24742d1f039Swdenk #if !defined(CONFIG_PCI_PNP)
24842d1f039Swdenk     #define PCI_ENET0_IOADDR	0xe0000000
24942d1f039Swdenk     #define PCI_ENET0_MEMADDR	0xe0000000
25042d1f039Swdenk     #define PCI_IDSEL_NUMBER	0x0c	/* slot0->3(IDSEL)=12->15 */
25142d1f039Swdenk #endif
2520ac6f8b7Swdenk 
2530ac6f8b7Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
2550ac6f8b7Swdenk 
2560ac6f8b7Swdenk #endif	/* CONFIG_PCI */
2570ac6f8b7Swdenk 
258ccc091aaSAndy Fleming #ifdef CONFIG_TSEC_ENET
2590ac6f8b7Swdenk 
260ccc091aaSAndy Fleming #ifndef CONFIG_MII
26142d1f039Swdenk #define CONFIG_MII		1	/* MII PHY management */
262ccc091aaSAndy Fleming #endif
263255a3577SKim Phillips #define CONFIG_TSEC1	1
264255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
265255a3577SKim Phillips #define CONFIG_TSEC2	1
266255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
2670ac6f8b7Swdenk #define TSEC1_PHY_ADDR		0
2680ac6f8b7Swdenk #define TSEC2_PHY_ADDR		1
2690ac6f8b7Swdenk #define TSEC1_PHYIDX		0
2700ac6f8b7Swdenk #define TSEC2_PHYIDX		0
2713a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
2723a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
273d9b94f28SJon Loeliger 
274d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
275d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
2760ac6f8b7Swdenk 
277ccc091aaSAndy Fleming #endif /* CONFIG_TSEC_ENET */
2780ac6f8b7Swdenk 
279ccc091aaSAndy Fleming #ifdef CONFIG_ETHER_ON_FCC		/* CPM FCC Ethernet */
280ccc091aaSAndy Fleming 
28142d1f039Swdenk #undef  CONFIG_ETHER_NONE		/* define if ether on something else */
28242d1f039Swdenk #define CONFIG_ETHER_INDEX      2       /* which channel for ether */
2830ac6f8b7Swdenk 
28442d1f039Swdenk #if (CONFIG_ETHER_INDEX == 2)
28542d1f039Swdenk   /*
28642d1f039Swdenk    * - Rx-CLK is CLK13
28742d1f039Swdenk    * - Tx-CLK is CLK14
28842d1f039Swdenk    * - Select bus for bd/buffers
28942d1f039Swdenk    * - Full duplex
29042d1f039Swdenk    */
291d4590da4SMike Frysinger   #define CONFIG_SYS_CMXFCR_MASK2      (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
292d4590da4SMike Frysinger   #define CONFIG_SYS_CMXFCR_VALUE2     (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_CPMFCR_RAMTYPE    0
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_SYS_FCC_PSMR          (FCC_PSMR_FDE)
29542d1f039Swdenk   #define FETH2_RST		0x01
29642d1f039Swdenk #elif (CONFIG_ETHER_INDEX == 3)
29742d1f039Swdenk   /* need more definitions here for FE3 */
29842d1f039Swdenk   #define FETH3_RST		0x80
29942d1f039Swdenk #endif					/* CONFIG_ETHER_INDEX */
3000ac6f8b7Swdenk 
301ccc091aaSAndy Fleming #ifndef CONFIG_MII
302ccc091aaSAndy Fleming #define CONFIG_MII		1	/* MII PHY management */
303ccc091aaSAndy Fleming #endif
304ccc091aaSAndy Fleming 
30542d1f039Swdenk #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
3060ac6f8b7Swdenk 
30742d1f039Swdenk /*
30842d1f039Swdenk  * GPIO pins used for bit-banged MII communications
30942d1f039Swdenk  */
31042d1f039Swdenk #define MDIO_PORT	2		/* Port C */
311be225442SLuigi 'Comio' Mantellini #define MDIO_DECLARE	volatile ioport_t *iop = ioport_addr ( \
312be225442SLuigi 'Comio' Mantellini 				(immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
313be225442SLuigi 'Comio' Mantellini #define MDC_DECLARE	MDIO_DECLARE
314be225442SLuigi 'Comio' Mantellini 
31542d1f039Swdenk #define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
31642d1f039Swdenk #define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
31742d1f039Swdenk #define MDIO_READ	((iop->pdat &  0x00400000) != 0)
31842d1f039Swdenk 
31942d1f039Swdenk #define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
32042d1f039Swdenk 			else	iop->pdat &= ~0x00400000
32142d1f039Swdenk 
32242d1f039Swdenk #define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
32342d1f039Swdenk 			else	iop->pdat &= ~0x00200000
32442d1f039Swdenk 
32542d1f039Swdenk #define MIIDELAY	udelay(1)
3260ac6f8b7Swdenk 
32742d1f039Swdenk #endif
32842d1f039Swdenk 
3290ac6f8b7Swdenk /*
3300ac6f8b7Swdenk  * Environment
3310ac6f8b7Swdenk  */
3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3340e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3350e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
33642d1f039Swdenk #else
3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3380e8d1586SJean-Christophe PLAGNIOL-VILLARD   #define CONFIG_ENV_SIZE		0x2000
33942d1f039Swdenk #endif
34042d1f039Swdenk 
34142d1f039Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
34342d1f039Swdenk 
3442835e518SJon Loeliger /*
345659e2f67SJon Loeliger  * BOOTP options
346659e2f67SJon Loeliger  */
347659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
348659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
349659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
350659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
351659e2f67SJon Loeliger 
35242d1f039Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
35342d1f039Swdenk 
35442d1f039Swdenk /*
35542d1f039Swdenk  * Miscellaneous configurable options
35642d1f039Swdenk  */
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
35822abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
3595be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x1000000	/* default load address */
3610ac6f8b7Swdenk 
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
36342d1f039Swdenk 
36442d1f039Swdenk /*
36542d1f039Swdenk  * For booting Linux, the board info and command line data
366a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
36742d1f039Swdenk  * the maximum mapped by the Linux kernel during initialization.
36842d1f039Swdenk  */
369a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
370a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
37142d1f039Swdenk 
3722835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
37342d1f039Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
37442d1f039Swdenk #endif
37542d1f039Swdenk 
3769aea9530Swdenk /*
3779aea9530Swdenk  * Environment Configuration
3789aea9530Swdenk  */
37942d1f039Swdenk #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
38010327dc5SAndy Fleming #define CONFIG_HAS_ETH0
381e2ffd59bSwdenk #define CONFIG_HAS_ETH1
382e2ffd59bSwdenk #define CONFIG_HAS_ETH2
3835ce71580SKumar Gala #define CONFIG_HAS_ETH3
38442d1f039Swdenk #endif
38542d1f039Swdenk 
3860ac6f8b7Swdenk #define CONFIG_IPADDR    192.168.1.253
3870ac6f8b7Swdenk 
3880ac6f8b7Swdenk #define CONFIG_HOSTNAME		unknown
3898b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot"
390b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"your.uImage"
3910ac6f8b7Swdenk 
3920ac6f8b7Swdenk #define CONFIG_SERVERIP  192.168.1.1
3930ac6f8b7Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
3940ac6f8b7Swdenk #define CONFIG_NETMASK   255.255.255.0
3950ac6f8b7Swdenk 
3960ac6f8b7Swdenk #define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */
3970ac6f8b7Swdenk 
3980ac6f8b7Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
3990ac6f8b7Swdenk 	"netdev=eth0\0"							\
400d3ec0d94SAndy Fleming 	"consoledev=ttyCPM\0"						\
401d3ec0d94SAndy Fleming 	"ramdiskaddr=1000000\0"						\
402ccc091aaSAndy Fleming 	"ramdiskfile=your.ramdisk.u-boot\0"				\
403ccc091aaSAndy Fleming 	"fdtaddr=400000\0"						\
404ccc091aaSAndy Fleming 	"fdtfile=mpc8560ads.dtb\0"
4050ac6f8b7Swdenk 
4060ac6f8b7Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
4070ac6f8b7Swdenk 	"setenv bootargs root=/dev/nfs rw "				\
4080ac6f8b7Swdenk 		"nfsroot=$serverip:$rootpath "				\
4090ac6f8b7Swdenk 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
4100ac6f8b7Swdenk 		"console=$consoledev,$baudrate $othbootargs;"		\
4110ac6f8b7Swdenk 	"tftp $loadaddr $bootfile;"					\
412ccc091aaSAndy Fleming 	"tftp $fdtaddr $fdtfile;"					\
413ccc091aaSAndy Fleming 	"bootm $loadaddr - $fdtaddr"
4140ac6f8b7Swdenk 
4150ac6f8b7Swdenk #define CONFIG_RAMBOOTCOMMAND \
4160ac6f8b7Swdenk 	"setenv bootargs root=/dev/ram rw "				\
4170ac6f8b7Swdenk 		"console=$consoledev,$baudrate $othbootargs;"		\
4180ac6f8b7Swdenk 	"tftp $ramdiskaddr $ramdiskfile;"				\
4190ac6f8b7Swdenk 	"tftp $loadaddr $bootfile;"					\
420d3ec0d94SAndy Fleming 	"tftp $fdtaddr $fdtfile;"					\
421d3ec0d94SAndy Fleming 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
4220ac6f8b7Swdenk 
4230ac6f8b7Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
42442d1f039Swdenk 
42542d1f039Swdenk #endif	/* __CONFIG_H */
426