103f5c550Swdenk /* 27c57f3e8SKumar Gala * Copyright 2004, 2011 Freescale Semiconductor. 303f5c550Swdenk * 403f5c550Swdenk * See file CREDITS for list of people who contributed to this 503f5c550Swdenk * project. 603f5c550Swdenk * 703f5c550Swdenk * This program is free software; you can redistribute it and/or 803f5c550Swdenk * modify it under the terms of the GNU General Public License as 903f5c550Swdenk * published by the Free Software Foundation; either version 2 of 1003f5c550Swdenk * the License, or (at your option) any later version. 1103f5c550Swdenk * 1203f5c550Swdenk * This program is distributed in the hope that it will be useful, 1303f5c550Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1403f5c550Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1503f5c550Swdenk * GNU General Public License for more details. 1603f5c550Swdenk * 1703f5c550Swdenk * You should have received a copy of the GNU General Public License 1803f5c550Swdenk * along with this program; if not, write to the Free Software 1903f5c550Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2003f5c550Swdenk * MA 02111-1307 USA 2103f5c550Swdenk */ 2203f5c550Swdenk 2303f5c550Swdenk /* 2403f5c550Swdenk * mpc8555cds board configuration file 2503f5c550Swdenk * 2603f5c550Swdenk * Please refer to doc/README.mpc85xxcds for more info. 2703f5c550Swdenk * 2803f5c550Swdenk */ 2903f5c550Swdenk #ifndef __CONFIG_H 3003f5c550Swdenk #define __CONFIG_H 3103f5c550Swdenk 3203f5c550Swdenk /* High Level Configuration Options */ 3303f5c550Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3403f5c550Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 3503f5c550Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 369c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 3703f5c550Swdenk #define CONFIG_MPC8555 1 /* MPC8555 specific */ 3803f5c550Swdenk #define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */ 3903f5c550Swdenk 402ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 412ae18241SWolfgang Denk 4203f5c550Swdenk #define CONFIG_PCI 430151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 4403f5c550Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4503f5c550Swdenk #define CONFIG_ENV_OVERWRITE 462cfaa1aaSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 4703f5c550Swdenk 4825eedb2cSJon Loeliger #define CONFIG_FSL_VIA 49e8d18541STimur Tabi 5025eedb2cSJon Loeliger 5103f5c550Swdenk #ifndef __ASSEMBLY__ 5203f5c550Swdenk extern unsigned long get_clock_freq(void); 5303f5c550Swdenk #endif 5403f5c550Swdenk #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 5503f5c550Swdenk 5603f5c550Swdenk /* 5703f5c550Swdenk * These can be toggled for performance analysis, otherwise use default. 5803f5c550Swdenk */ 5903f5c550Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 6003f5c550Swdenk #define CONFIG_BTB /* toggle branch predition */ 6103f5c550Swdenk 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 6403f5c550Swdenk 65e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 66e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 6703f5c550Swdenk 682b40edb1SJon Loeliger /* DDR Setup */ 692b40edb1SJon Loeliger #define CONFIG_FSL_DDR1 702b40edb1SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 712b40edb1SJon Loeliger #define CONFIG_DDR_SPD 722b40edb1SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 732b40edb1SJon Loeliger 742b40edb1SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 752b40edb1SJon Loeliger 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 7803f5c550Swdenk 792b40edb1SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 802b40edb1SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 812b40edb1SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 8203f5c550Swdenk 832b40edb1SJon Loeliger /* I2C addresses of SPD EEPROMs */ 842b40edb1SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 852b40edb1SJon Loeliger 862b40edb1SJon Loeliger /* Make sure required options are set */ 8703f5c550Swdenk #ifndef CONFIG_SPD_EEPROM 8803f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 8903f5c550Swdenk #endif 9003f5c550Swdenk 917202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 927202d43dSJon Loeliger 9303f5c550Swdenk /* 947202d43dSJon Loeliger * Local Bus Definitions 9503f5c550Swdenk */ 967202d43dSJon Loeliger 977202d43dSJon Loeliger /* 987202d43dSJon Loeliger * FLASH on the Local Bus 997202d43dSJon Loeliger * Two banks, 8M each, using the CFI driver. 1007202d43dSJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 1017202d43dSJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 1027202d43dSJon Loeliger * 1037202d43dSJon Loeliger * BR0, BR1: 1047202d43dSJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 1057202d43dSJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 1067202d43dSJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 1077202d43dSJon Loeliger * Use GPCM = BRx[24:26] = 000 1087202d43dSJon Loeliger * Valid = BRx[31] = 1 1097202d43dSJon Loeliger * 1107202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1117202d43dSJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 1127202d43dSJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 1137202d43dSJon Loeliger * 1147202d43dSJon Loeliger * OR0, OR1: 1157202d43dSJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 1167202d43dSJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 1177202d43dSJon Loeliger * CSNT = ORx[20] = 1 1187202d43dSJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 1197202d43dSJon Loeliger * SCY = 6 = ORx[24:27] = 0110 1207202d43dSJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 1217202d43dSJon Loeliger * EAD = use external address latch delay = OR[31] = 1 1227202d43dSJon Loeliger * 1237202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1247202d43dSJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 1257202d43dSJon Loeliger */ 1267202d43dSJon Loeliger 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 12803f5c550Swdenk 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xff001001 13103f5c550Swdenk 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 13403f5c550Swdenk 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 14103f5c550Swdenk 14214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 14303f5c550Swdenk 14400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 14703f5c550Swdenk 14803f5c550Swdenk 14903f5c550Swdenk /* 1507202d43dSJon Loeliger * SDRAM on the Local Bus 15103f5c550Swdenk */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 15403f5c550Swdenk 15503f5c550Swdenk /* 15603f5c550Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 15803f5c550Swdenk * 15903f5c550Swdenk * For BR2, need: 16003f5c550Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 16103f5c550Swdenk * port-size = 32-bits = BR2[19:20] = 11 16203f5c550Swdenk * no parity checking = BR2[21:22] = 00 16303f5c550Swdenk * SDRAM for MSEL = BR2[24:26] = 011 16403f5c550Swdenk * Valid = BR[31] = 1 16503f5c550Swdenk * 16603f5c550Swdenk * 0 4 8 12 16 20 24 28 16703f5c550Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 16803f5c550Swdenk * 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 17003f5c550Swdenk * FIXME: the top 17 bits of BR2. 17103f5c550Swdenk */ 17203f5c550Swdenk 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 17403f5c550Swdenk 17503f5c550Swdenk /* 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 17703f5c550Swdenk * 17803f5c550Swdenk * For OR2, need: 17903f5c550Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 18003f5c550Swdenk * XAM, OR2[17:18] = 11 18103f5c550Swdenk * 9 columns OR2[19-21] = 010 18203f5c550Swdenk * 13 rows OR2[23-25] = 100 18303f5c550Swdenk * EAD set for extra time OR[31] = 1 18403f5c550Swdenk * 18503f5c550Swdenk * 0 4 8 12 16 20 24 28 18603f5c550Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 18703f5c550Swdenk */ 18803f5c550Swdenk 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 19003f5c550Swdenk 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 19503f5c550Swdenk 19603f5c550Swdenk /* 19703f5c550Swdenk * Common settings for all Local Bus SDRAM commands. 19803f5c550Swdenk * At run time, either BSMA1516 (for CPU 1.1) 19903f5c550Swdenk * or BSMA1617 (for CPU 1.0) (old) 20003f5c550Swdenk * is OR'ed in too. 20103f5c550Swdenk */ 202b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 203b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 204b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 205b0fe93edSKumar Gala | LSDMR_BL8 \ 206b0fe93edSKumar Gala | LSDMR_WRC4 \ 207b0fe93edSKumar Gala | LSDMR_CL3 \ 208b0fe93edSKumar Gala | LSDMR_RFEN \ 20903f5c550Swdenk ) 21003f5c550Swdenk 21103f5c550Swdenk /* 21203f5c550Swdenk * The CADMUS registers are connected to CS3 on CDS. 21303f5c550Swdenk * The new memory map places CADMUS at 0xf8000000. 21403f5c550Swdenk * 21503f5c550Swdenk * For BR3, need: 21603f5c550Swdenk * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 21703f5c550Swdenk * port-size = 8-bits = BR[19:20] = 01 21803f5c550Swdenk * no parity checking = BR[21:22] = 00 21903f5c550Swdenk * GPMC for MSEL = BR[24:26] = 000 22003f5c550Swdenk * Valid = BR[31] = 1 22103f5c550Swdenk * 22203f5c550Swdenk * 0 4 8 12 16 20 24 28 22303f5c550Swdenk * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 22403f5c550Swdenk * 22503f5c550Swdenk * For OR3, need: 22603f5c550Swdenk * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 22703f5c550Swdenk * disable buffer ctrl OR[19] = 0 22803f5c550Swdenk * CSNT OR[20] = 1 22903f5c550Swdenk * ACS OR[21:22] = 11 23003f5c550Swdenk * XACS OR[23] = 1 23103f5c550Swdenk * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 23203f5c550Swdenk * SETA OR[28] = 0 23303f5c550Swdenk * TRLX OR[29] = 1 23403f5c550Swdenk * EHTR OR[30] = 1 23503f5c550Swdenk * EAD extra time OR[31] = 1 23603f5c550Swdenk * 23703f5c550Swdenk * 0 4 8 12 16 20 24 28 23803f5c550Swdenk * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 23903f5c550Swdenk */ 24003f5c550Swdenk 24125eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 24225eedb2cSJon Loeliger 24303f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8000801 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 24603f5c550Swdenk 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 249553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 25003f5c550Swdenk 25125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 25303f5c550Swdenk 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 25603f5c550Swdenk 25703f5c550Swdenk /* Serial Port */ 25803f5c550Swdenk #define CONFIG_CONS_INDEX 2 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 26303f5c550Swdenk 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 26503f5c550Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 26603f5c550Swdenk 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 26903f5c550Swdenk 27003f5c550Swdenk /* Use the HUSH parser */ 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 27403f5c550Swdenk #endif 27503f5c550Swdenk 2760e16387dSMatthew McClintock /* pass open firmware flat tree */ 277b90d2549SKumar Gala #define CONFIG_OF_LIBFDT 1 2780e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 279b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2800e16387dSMatthew McClintock 28120476726SJon Loeliger /* 28220476726SJon Loeliger * I2C 28320476726SJon Loeliger */ 28420476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 28503f5c550Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 28603f5c550Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 29103f5c550Swdenk 292e8d18541STimur Tabi /* EEPROM */ 293e8d18541STimur Tabi #define CONFIG_ID_EEPROM 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 298e8d18541STimur Tabi 29903f5c550Swdenk /* 30003f5c550Swdenk * General PCI 30103f5c550Swdenk * Addresses are mapped 1-1. 30203f5c550Swdenk */ 3035af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 30410795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 3055af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 307aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 3085f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 31103f5c550Swdenk 3125af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000 31310795f42SKumar Gala #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000 3145af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 316aca5f018SKumar Gala #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000 3175f91ef6aSKumar Gala #define CONFIG_SYS_PCI2_IO_BUS 0x00000000 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 32003f5c550Swdenk 3217f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 3227f3f2bd2SRandy Vinson #define BRIDGE_ID 17 3237f3f2bd2SRandy Vinson #define VIA_ID 2 3247f3f2bd2SRandy Vinson #else 3257f3f2bd2SRandy Vinson #define BRIDGE_ID 28 3267f3f2bd2SRandy Vinson #define VIA_ID 4 3277f3f2bd2SRandy Vinson #endif 32803f5c550Swdenk 32903f5c550Swdenk #if defined(CONFIG_PCI) 33003f5c550Swdenk 33103f5c550Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 332bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2 33303f5c550Swdenk 33403f5c550Swdenk #undef CONFIG_EEPRO100 33503f5c550Swdenk #undef CONFIG_TULIP 33603f5c550Swdenk 337bf1dfffdSMatthew McClintock #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 33903f5c550Swdenk 34003f5c550Swdenk #endif /* CONFIG_PCI */ 34103f5c550Swdenk 34203f5c550Swdenk 34303f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 34403f5c550Swdenk 34503f5c550Swdenk #define CONFIG_MII 1 /* MII PHY management */ 346255a3577SKim Phillips #define CONFIG_TSEC1 1 347255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 348255a3577SKim Phillips #define CONFIG_TSEC2 1 349255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 35003f5c550Swdenk #define TSEC1_PHY_ADDR 0 35103f5c550Swdenk #define TSEC2_PHY_ADDR 1 35203f5c550Swdenk #define TSEC1_PHYIDX 0 35303f5c550Swdenk #define TSEC2_PHYIDX 0 3543a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3553a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 356d9b94f28SJon Loeliger 357d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 358d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 35903f5c550Swdenk 36003f5c550Swdenk #endif /* CONFIG_TSEC_ENET */ 36103f5c550Swdenk 36203f5c550Swdenk /* 36303f5c550Swdenk * Environment 36403f5c550Swdenk */ 3655a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3670e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3680e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 36903f5c550Swdenk 37003f5c550Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 37203f5c550Swdenk 3732835e518SJon Loeliger /* 374659e2f67SJon Loeliger * BOOTP options 375659e2f67SJon Loeliger */ 376659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 377659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 378659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 379659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 380659e2f67SJon Loeliger 381659e2f67SJon Loeliger 382659e2f67SJon Loeliger /* 3832835e518SJon Loeliger * Command line configuration. 3842835e518SJon Loeliger */ 3852835e518SJon Loeliger #include <config_cmd_default.h> 3862835e518SJon Loeliger 3872835e518SJon Loeliger #define CONFIG_CMD_PING 3882835e518SJon Loeliger #define CONFIG_CMD_I2C 3892835e518SJon Loeliger #define CONFIG_CMD_MII 39082ac8c97SKumar Gala #define CONFIG_CMD_ELF 3911c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 3921c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 393199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3942835e518SJon Loeliger 39503f5c550Swdenk #if defined(CONFIG_PCI) 3962835e518SJon Loeliger #define CONFIG_CMD_PCI 39703f5c550Swdenk #endif 3982835e518SJon Loeliger 39903f5c550Swdenk 40003f5c550Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 40103f5c550Swdenk 40203f5c550Swdenk /* 40303f5c550Swdenk * Miscellaneous configurable options 40403f5c550Swdenk */ 4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 40622abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4075be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4102835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 41203f5c550Swdenk #else 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 41403f5c550Swdenk #endif 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 41903f5c550Swdenk 42003f5c550Swdenk /* 42103f5c550Swdenk * For booting Linux, the board info and command line data 422a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 42303f5c550Swdenk * the maximum mapped by the Linux kernel during initialization. 42403f5c550Swdenk */ 425a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 426a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 42703f5c550Swdenk 4282835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 42903f5c550Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 43003f5c550Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 43103f5c550Swdenk #endif 43203f5c550Swdenk 43303f5c550Swdenk /* 43403f5c550Swdenk * Environment Configuration 43503f5c550Swdenk */ 43603f5c550Swdenk 43703f5c550Swdenk /* The mac addresses for all ethernet interface */ 43803f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 43910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 44003f5c550Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 441e2ffd59bSwdenk #define CONFIG_HAS_ETH1 44203f5c550Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 443e2ffd59bSwdenk #define CONFIG_HAS_ETH2 44403f5c550Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 44503f5c550Swdenk #endif 44603f5c550Swdenk 44703f5c550Swdenk #define CONFIG_IPADDR 192.168.1.253 44803f5c550Swdenk 44903f5c550Swdenk #define CONFIG_HOSTNAME unknown 450*8b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 45103f5c550Swdenk #define CONFIG_BOOTFILE your.uImage 45203f5c550Swdenk 45303f5c550Swdenk #define CONFIG_SERVERIP 192.168.1.1 45403f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 45503f5c550Swdenk #define CONFIG_NETMASK 255.255.255.0 45603f5c550Swdenk 45703f5c550Swdenk #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 45803f5c550Swdenk 45903f5c550Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 46003f5c550Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 46103f5c550Swdenk 46203f5c550Swdenk #define CONFIG_BAUDRATE 115200 46303f5c550Swdenk 46403f5c550Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 46503f5c550Swdenk "netdev=eth0\0" \ 46603f5c550Swdenk "consoledev=ttyS1\0" \ 4678272dc2fSAndy Fleming "ramdiskaddr=600000\0" \ 4688272dc2fSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 4698272dc2fSAndy Fleming "fdtaddr=400000\0" \ 4708272dc2fSAndy Fleming "fdtfile=your.fdt.dtb\0" 47103f5c550Swdenk 47203f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND \ 47303f5c550Swdenk "setenv bootargs root=/dev/nfs rw " \ 47403f5c550Swdenk "nfsroot=$serverip:$rootpath " \ 47503f5c550Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 47603f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 47703f5c550Swdenk "tftp $loadaddr $bootfile;" \ 4788272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 4798272dc2fSAndy Fleming "bootm $loadaddr - $fdtaddr" 48003f5c550Swdenk 48103f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \ 48203f5c550Swdenk "setenv bootargs root=/dev/ram rw " \ 48303f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 48403f5c550Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 48503f5c550Swdenk "tftp $loadaddr $bootfile;" \ 48603f5c550Swdenk "bootm $loadaddr $ramdiskaddr" 48703f5c550Swdenk 48803f5c550Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 48903f5c550Swdenk 49003f5c550Swdenk #endif /* __CONFIG_H */ 491