xref: /rk3399_rockchip-uboot/include/configs/MPC8555CDS.h (revision 7c57f3e85970819e72e45cdb89d6dfbb896d557b)
103f5c550Swdenk /*
2*7c57f3e8SKumar Gala  * Copyright 2004, 2011 Freescale Semiconductor.
303f5c550Swdenk  *
403f5c550Swdenk  * See file CREDITS for list of people who contributed to this
503f5c550Swdenk  * project.
603f5c550Swdenk  *
703f5c550Swdenk  * This program is free software; you can redistribute it and/or
803f5c550Swdenk  * modify it under the terms of the GNU General Public License as
903f5c550Swdenk  * published by the Free Software Foundation; either version 2 of
1003f5c550Swdenk  * the License, or (at your option) any later version.
1103f5c550Swdenk  *
1203f5c550Swdenk  * This program is distributed in the hope that it will be useful,
1303f5c550Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1403f5c550Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1503f5c550Swdenk  * GNU General Public License for more details.
1603f5c550Swdenk  *
1703f5c550Swdenk  * You should have received a copy of the GNU General Public License
1803f5c550Swdenk  * along with this program; if not, write to the Free Software
1903f5c550Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2003f5c550Swdenk  * MA 02111-1307 USA
2103f5c550Swdenk  */
2203f5c550Swdenk 
2303f5c550Swdenk /*
2403f5c550Swdenk  * mpc8555cds board configuration file
2503f5c550Swdenk  *
2603f5c550Swdenk  * Please refer to doc/README.mpc85xxcds for more info.
2703f5c550Swdenk  *
2803f5c550Swdenk  */
2903f5c550Swdenk #ifndef __CONFIG_H
3003f5c550Swdenk #define __CONFIG_H
3103f5c550Swdenk 
3203f5c550Swdenk /* High Level Configuration Options */
3303f5c550Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3403f5c550Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
3503f5c550Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41 */
369c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
3703f5c550Swdenk #define CONFIG_MPC8555		1	/* MPC8555 specific */
3803f5c550Swdenk #define CONFIG_MPC8555CDS	1	/* MPC8555CDS board specific */
3903f5c550Swdenk 
402ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xfff80000
412ae18241SWolfgang Denk 
4203f5c550Swdenk #define CONFIG_PCI
430151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
4403f5c550Swdenk #define CONFIG_TSEC_ENET		/* tsec ethernet support */
4503f5c550Swdenk #define CONFIG_ENV_OVERWRITE
462cfaa1aaSKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
4703f5c550Swdenk 
4825eedb2cSJon Loeliger #define CONFIG_FSL_VIA
49e8d18541STimur Tabi 
5025eedb2cSJon Loeliger 
5103f5c550Swdenk #ifndef __ASSEMBLY__
5203f5c550Swdenk extern unsigned long get_clock_freq(void);
5303f5c550Swdenk #endif
5403f5c550Swdenk #define CONFIG_SYS_CLK_FREQ	get_clock_freq() /* sysclk for MPC85xx */
5503f5c550Swdenk 
5603f5c550Swdenk /*
5703f5c550Swdenk  * These can be toggled for performance analysis, otherwise use default.
5803f5c550Swdenk  */
5903f5c550Swdenk #define CONFIG_L2_CACHE			    /* toggle L2 cache	*/
6003f5c550Swdenk #define CONFIG_BTB			    /* toggle branch predition */
6103f5c550Swdenk 
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
6403f5c550Swdenk 
6503f5c550Swdenk /*
6603f5c550Swdenk  * Base addresses -- Note these are effective addresses where the
6703f5c550Swdenk  * actual resources get mapped (not physical addresses)
6803f5c550Swdenk  */
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
7303f5c550Swdenk 
742b40edb1SJon Loeliger /* DDR Setup */
752b40edb1SJon Loeliger #define CONFIG_FSL_DDR1
762b40edb1SJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
772b40edb1SJon Loeliger #define CONFIG_DDR_SPD
782b40edb1SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
792b40edb1SJon Loeliger 
802b40edb1SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
812b40edb1SJon Loeliger 
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
8403f5c550Swdenk 
852b40edb1SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS	1
862b40edb1SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
872b40edb1SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
8803f5c550Swdenk 
892b40edb1SJon Loeliger /* I2C addresses of SPD EEPROMs */
902b40edb1SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
912b40edb1SJon Loeliger 
922b40edb1SJon Loeliger /* Make sure required options are set */
9303f5c550Swdenk #ifndef CONFIG_SPD_EEPROM
9403f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
9503f5c550Swdenk #endif
9603f5c550Swdenk 
977202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
987202d43dSJon Loeliger 
9903f5c550Swdenk /*
1007202d43dSJon Loeliger  * Local Bus Definitions
10103f5c550Swdenk  */
1027202d43dSJon Loeliger 
1037202d43dSJon Loeliger /*
1047202d43dSJon Loeliger  * FLASH on the Local Bus
1057202d43dSJon Loeliger  * Two banks, 8M each, using the CFI driver.
1067202d43dSJon Loeliger  * Boot from BR0/OR0 bank at 0xff00_0000
1077202d43dSJon Loeliger  * Alternate BR1/OR1 bank at 0xff80_0000
1087202d43dSJon Loeliger  *
1097202d43dSJon Loeliger  * BR0, BR1:
1107202d43dSJon Loeliger  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
1117202d43dSJon Loeliger  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
1127202d43dSJon Loeliger  *    Port Size = 16 bits = BRx[19:20] = 10
1137202d43dSJon Loeliger  *    Use GPCM = BRx[24:26] = 000
1147202d43dSJon Loeliger  *    Valid = BRx[31] = 1
1157202d43dSJon Loeliger  *
1167202d43dSJon Loeliger  * 0    4    8    12   16   20   24   28
1177202d43dSJon Loeliger  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001    BR0
1187202d43dSJon Loeliger  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001    BR1
1197202d43dSJon Loeliger  *
1207202d43dSJon Loeliger  * OR0, OR1:
1217202d43dSJon Loeliger  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
1227202d43dSJon Loeliger  *    Reserved ORx[17:18] = 11, confusion here?
1237202d43dSJon Loeliger  *    CSNT = ORx[20] = 1
1247202d43dSJon Loeliger  *    ACS = half cycle delay = ORx[21:22] = 11
1257202d43dSJon Loeliger  *    SCY = 6 = ORx[24:27] = 0110
1267202d43dSJon Loeliger  *    TRLX = use relaxed timing = ORx[29] = 1
1277202d43dSJon Loeliger  *    EAD = use external address latch delay = OR[31] = 1
1287202d43dSJon Loeliger  *
1297202d43dSJon Loeliger  * 0    4    8    12   16   20   24   28
1307202d43dSJon Loeliger  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    ORx
1317202d43dSJon Loeliger  */
1327202d43dSJon Loeliger 
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 8M */
13403f5c550Swdenk 
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff801001
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xff001001
13703f5c550Swdenk 
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR0_PRELIM		0xff806e65
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR1_PRELIM		0xff806e65
14003f5c550Swdenk 
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{0xff800000, CONFIG_SYS_FLASH_BASE}
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
14703f5c550Swdenk 
14814d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
14903f5c550Swdenk 
15000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
15303f5c550Swdenk 
15403f5c550Swdenk 
15503f5c550Swdenk /*
1567202d43dSJon Loeliger  * SDRAM on the Local Bus
15703f5c550Swdenk  */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
16003f5c550Swdenk 
16103f5c550Swdenk /*
16203f5c550Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
16403f5c550Swdenk  *
16503f5c550Swdenk  * For BR2, need:
16603f5c550Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
16703f5c550Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
16803f5c550Swdenk  *    no parity checking = BR2[21:22] = 00
16903f5c550Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
17003f5c550Swdenk  *    Valid = BR[31] = 1
17103f5c550Swdenk  *
17203f5c550Swdenk  * 0    4    8    12   16   20   24   28
17303f5c550Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
17403f5c550Swdenk  *
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
17603f5c550Swdenk  * FIXME: the top 17 bits of BR2.
17703f5c550Swdenk  */
17803f5c550Swdenk 
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM          0xf0001861
18003f5c550Swdenk 
18103f5c550Swdenk /*
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
18303f5c550Swdenk  *
18403f5c550Swdenk  * For OR2, need:
18503f5c550Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
18603f5c550Swdenk  *		   XAM, OR2[17:18] = 11
18703f5c550Swdenk  *    9 columns OR2[19-21] = 010
18803f5c550Swdenk  *    13 rows   OR2[23-25] = 100
18903f5c550Swdenk  *    EAD set for extra time OR[31] = 1
19003f5c550Swdenk  *
19103f5c550Swdenk  * 0    4    8    12   16   20   24   28
19203f5c550Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
19303f5c550Swdenk  */
19403f5c550Swdenk 
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
19603f5c550Swdenk 
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000  /* LB sdram refresh timer */
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000  /* LB refresh timer prescal*/
20103f5c550Swdenk 
20203f5c550Swdenk /*
20303f5c550Swdenk  * Common settings for all Local Bus SDRAM commands.
20403f5c550Swdenk  * At run time, either BSMA1516 (for CPU 1.1)
20503f5c550Swdenk  *                  or BSMA1617 (for CPU 1.0) (old)
20603f5c550Swdenk  * is OR'ed in too.
20703f5c550Swdenk  */
208b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
209b0fe93edSKumar Gala 				| LSDMR_PRETOACT7	\
210b0fe93edSKumar Gala 				| LSDMR_ACTTORW7	\
211b0fe93edSKumar Gala 				| LSDMR_BL8		\
212b0fe93edSKumar Gala 				| LSDMR_WRC4		\
213b0fe93edSKumar Gala 				| LSDMR_CL3		\
214b0fe93edSKumar Gala 				| LSDMR_RFEN		\
21503f5c550Swdenk 				)
21603f5c550Swdenk 
21703f5c550Swdenk /*
21803f5c550Swdenk  * The CADMUS registers are connected to CS3 on CDS.
21903f5c550Swdenk  * The new memory map places CADMUS at 0xf8000000.
22003f5c550Swdenk  *
22103f5c550Swdenk  * For BR3, need:
22203f5c550Swdenk  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
22303f5c550Swdenk  *    port-size = 8-bits  = BR[19:20] = 01
22403f5c550Swdenk  *    no parity checking  = BR[21:22] = 00
22503f5c550Swdenk  *    GPMC for MSEL       = BR[24:26] = 000
22603f5c550Swdenk  *    Valid               = BR[31]    = 1
22703f5c550Swdenk  *
22803f5c550Swdenk  * 0    4    8    12   16   20   24   28
22903f5c550Swdenk  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
23003f5c550Swdenk  *
23103f5c550Swdenk  * For OR3, need:
23203f5c550Swdenk  *    1 MB mask for AM,   OR[0:16]  = 1111 1111 1111 0000 0
23303f5c550Swdenk  *    disable buffer ctrl OR[19]    = 0
23403f5c550Swdenk  *    CSNT                OR[20]    = 1
23503f5c550Swdenk  *    ACS                 OR[21:22] = 11
23603f5c550Swdenk  *    XACS                OR[23]    = 1
23703f5c550Swdenk  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
23803f5c550Swdenk  *    SETA                OR[28]    = 0
23903f5c550Swdenk  *    TRLX                OR[29]    = 1
24003f5c550Swdenk  *    EHTR                OR[30]    = 1
24103f5c550Swdenk  *    EAD extra time      OR[31]    = 1
24203f5c550Swdenk  *
24303f5c550Swdenk  * 0    4    8    12   16   20   24   28
24403f5c550Swdenk  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
24503f5c550Swdenk  */
24603f5c550Swdenk 
24725eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS
24825eedb2cSJon Loeliger 
24903f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM   0xf8000801
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM   0xfff00ff7
25203f5c550Swdenk 
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
255553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
25603f5c550Swdenk 
25725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
25903f5c550Swdenk 
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
26203f5c550Swdenk 
26303f5c550Swdenk /* Serial Port */
26403f5c550Swdenk #define CONFIG_CONS_INDEX     2
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
26903f5c550Swdenk 
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
27103f5c550Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
27203f5c550Swdenk 
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
27503f5c550Swdenk 
27603f5c550Swdenk /* Use the HUSH parser */
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef  CONFIG_SYS_HUSH_PARSER
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
28003f5c550Swdenk #endif
28103f5c550Swdenk 
2820e16387dSMatthew McClintock /* pass open firmware flat tree */
283b90d2549SKumar Gala #define CONFIG_OF_LIBFDT		1
2840e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
285b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2860e16387dSMatthew McClintock 
28720476726SJon Loeliger /*
28820476726SJon Loeliger  * I2C
28920476726SJon Loeliger  */
29020476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
29103f5c550Swdenk #define CONFIG_HARD_I2C		/* I2C with hardware support*/
29203f5c550Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
29703f5c550Swdenk 
298e8d18541STimur Tabi /* EEPROM */
299e8d18541STimur Tabi #define CONFIG_ID_EEPROM
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
304e8d18541STimur Tabi 
30503f5c550Swdenk /*
30603f5c550Swdenk  * General PCI
30703f5c550Swdenk  * Addresses are mapped 1-1.
30803f5c550Swdenk  */
3095af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
31010795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
3115af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
313aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
3145f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
31703f5c550Swdenk 
3185af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_VIRT	0xa0000000
31910795f42SKumar Gala #define CONFIG_SYS_PCI2_MEM_BUS	0xa0000000
3205af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_PHYS	0xa0000000
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x20000000	/* 512M */
322aca5f018SKumar Gala #define CONFIG_SYS_PCI2_IO_VIRT	0xe2100000
3235f91ef6aSKumar Gala #define CONFIG_SYS_PCI2_IO_BUS	0x00000000
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS	0xe2100000
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE	0x00100000	/* 1M */
32603f5c550Swdenk 
3277f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY
3287f3f2bd2SRandy Vinson #define BRIDGE_ID 17
3297f3f2bd2SRandy Vinson #define VIA_ID 2
3307f3f2bd2SRandy Vinson #else
3317f3f2bd2SRandy Vinson #define BRIDGE_ID 28
3327f3f2bd2SRandy Vinson #define VIA_ID 4
3337f3f2bd2SRandy Vinson #endif
33403f5c550Swdenk 
33503f5c550Swdenk #if defined(CONFIG_PCI)
33603f5c550Swdenk 
33703f5c550Swdenk #define CONFIG_NET_MULTI
33803f5c550Swdenk #define CONFIG_PCI_PNP			/* do pci plug-and-play */
339bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2
34003f5c550Swdenk 
34103f5c550Swdenk #undef CONFIG_EEPRO100
34203f5c550Swdenk #undef CONFIG_TULIP
34303f5c550Swdenk 
344bf1dfffdSMatthew McClintock #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
34603f5c550Swdenk 
34703f5c550Swdenk #endif	/* CONFIG_PCI */
34803f5c550Swdenk 
34903f5c550Swdenk 
35003f5c550Swdenk #if defined(CONFIG_TSEC_ENET)
35103f5c550Swdenk 
35203f5c550Swdenk #ifndef CONFIG_NET_MULTI
35303f5c550Swdenk #define CONFIG_NET_MULTI	1
35403f5c550Swdenk #endif
35503f5c550Swdenk 
35603f5c550Swdenk #define CONFIG_MII		1	/* MII PHY management */
357255a3577SKim Phillips #define CONFIG_TSEC1	1
358255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
359255a3577SKim Phillips #define CONFIG_TSEC2	1
360255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
36103f5c550Swdenk #define TSEC1_PHY_ADDR		0
36203f5c550Swdenk #define TSEC2_PHY_ADDR		1
36303f5c550Swdenk #define TSEC1_PHYIDX		0
36403f5c550Swdenk #define TSEC2_PHYIDX		0
3653a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3663a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
367d9b94f28SJon Loeliger 
368d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
369d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
37003f5c550Swdenk 
37103f5c550Swdenk #endif	/* CONFIG_TSEC_ENET */
37203f5c550Swdenk 
37303f5c550Swdenk /*
37403f5c550Swdenk  * Environment
37503f5c550Swdenk  */
3765a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3780e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3790e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
38003f5c550Swdenk 
38103f5c550Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
38303f5c550Swdenk 
3842835e518SJon Loeliger /*
385659e2f67SJon Loeliger  * BOOTP options
386659e2f67SJon Loeliger  */
387659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
388659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
389659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
390659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
391659e2f67SJon Loeliger 
392659e2f67SJon Loeliger 
393659e2f67SJon Loeliger /*
3942835e518SJon Loeliger  * Command line configuration.
3952835e518SJon Loeliger  */
3962835e518SJon Loeliger #include <config_cmd_default.h>
3972835e518SJon Loeliger 
3982835e518SJon Loeliger #define CONFIG_CMD_PING
3992835e518SJon Loeliger #define CONFIG_CMD_I2C
4002835e518SJon Loeliger #define CONFIG_CMD_MII
40182ac8c97SKumar Gala #define CONFIG_CMD_ELF
4021c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
4031c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
404199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
4052835e518SJon Loeliger 
40603f5c550Swdenk #if defined(CONFIG_PCI)
4072835e518SJon Loeliger     #define CONFIG_CMD_PCI
40803f5c550Swdenk #endif
4092835e518SJon Loeliger 
41003f5c550Swdenk 
41103f5c550Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
41203f5c550Swdenk 
41303f5c550Swdenk /*
41403f5c550Swdenk  * Miscellaneous configurable options
41503f5c550Swdenk  */
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
41722abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4185be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4212835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
42303f5c550Swdenk #else
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
42503f5c550Swdenk #endif
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
43003f5c550Swdenk 
43103f5c550Swdenk /*
43203f5c550Swdenk  * For booting Linux, the board info and command line data
43389188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
43403f5c550Swdenk  * the maximum mapped by the Linux kernel during initialization.
43503f5c550Swdenk  */
43689188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
437*7c57f3e8SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
43803f5c550Swdenk 
4392835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
44003f5c550Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
44103f5c550Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
44203f5c550Swdenk #endif
44303f5c550Swdenk 
44403f5c550Swdenk /*
44503f5c550Swdenk  * Environment Configuration
44603f5c550Swdenk  */
44703f5c550Swdenk 
44803f5c550Swdenk /* The mac addresses for all ethernet interface */
44903f5c550Swdenk #if defined(CONFIG_TSEC_ENET)
45010327dc5SAndy Fleming #define CONFIG_HAS_ETH0
45103f5c550Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
452e2ffd59bSwdenk #define CONFIG_HAS_ETH1
45303f5c550Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
454e2ffd59bSwdenk #define CONFIG_HAS_ETH2
45503f5c550Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
45603f5c550Swdenk #endif
45703f5c550Swdenk 
45803f5c550Swdenk #define CONFIG_IPADDR    192.168.1.253
45903f5c550Swdenk 
46003f5c550Swdenk #define CONFIG_HOSTNAME  unknown
46103f5c550Swdenk #define CONFIG_ROOTPATH  /nfsroot
46203f5c550Swdenk #define CONFIG_BOOTFILE  your.uImage
46303f5c550Swdenk 
46403f5c550Swdenk #define CONFIG_SERVERIP  192.168.1.1
46503f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
46603f5c550Swdenk #define CONFIG_NETMASK   255.255.255.0
46703f5c550Swdenk 
46803f5c550Swdenk #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
46903f5c550Swdenk 
47003f5c550Swdenk #define CONFIG_BOOTDELAY 10       /* -1 disables auto-boot */
47103f5c550Swdenk #undef  CONFIG_BOOTARGS           /* the boot command will set bootargs*/
47203f5c550Swdenk 
47303f5c550Swdenk #define CONFIG_BAUDRATE	115200
47403f5c550Swdenk 
47503f5c550Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
47603f5c550Swdenk    "netdev=eth0\0"                                                      \
47703f5c550Swdenk    "consoledev=ttyS1\0"                                                 \
4788272dc2fSAndy Fleming    "ramdiskaddr=600000\0"                                               \
4798272dc2fSAndy Fleming    "ramdiskfile=your.ramdisk.u-boot\0"					\
4808272dc2fSAndy Fleming    "fdtaddr=400000\0"							\
4818272dc2fSAndy Fleming    "fdtfile=your.fdt.dtb\0"
48203f5c550Swdenk 
48303f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
48403f5c550Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
48503f5c550Swdenk       "nfsroot=$serverip:$rootpath "                                    \
48603f5c550Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
48703f5c550Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
48803f5c550Swdenk    "tftp $loadaddr $bootfile;"                                          \
4898272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
4908272dc2fSAndy Fleming    "bootm $loadaddr - $fdtaddr"
49103f5c550Swdenk 
49203f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \
49303f5c550Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
49403f5c550Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
49503f5c550Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
49603f5c550Swdenk    "tftp $loadaddr $bootfile;"                                          \
49703f5c550Swdenk    "bootm $loadaddr $ramdiskaddr"
49803f5c550Swdenk 
49903f5c550Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
50003f5c550Swdenk 
50103f5c550Swdenk #endif	/* __CONFIG_H */
502