103f5c550Swdenk /* 203f5c550Swdenk * Copyright 2004 Freescale Semiconductor. 303f5c550Swdenk * 403f5c550Swdenk * See file CREDITS for list of people who contributed to this 503f5c550Swdenk * project. 603f5c550Swdenk * 703f5c550Swdenk * This program is free software; you can redistribute it and/or 803f5c550Swdenk * modify it under the terms of the GNU General Public License as 903f5c550Swdenk * published by the Free Software Foundation; either version 2 of 1003f5c550Swdenk * the License, or (at your option) any later version. 1103f5c550Swdenk * 1203f5c550Swdenk * This program is distributed in the hope that it will be useful, 1303f5c550Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1403f5c550Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1503f5c550Swdenk * GNU General Public License for more details. 1603f5c550Swdenk * 1703f5c550Swdenk * You should have received a copy of the GNU General Public License 1803f5c550Swdenk * along with this program; if not, write to the Free Software 1903f5c550Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2003f5c550Swdenk * MA 02111-1307 USA 2103f5c550Swdenk */ 2203f5c550Swdenk 2303f5c550Swdenk /* 2403f5c550Swdenk * mpc8555cds board configuration file 2503f5c550Swdenk * 2603f5c550Swdenk * Please refer to doc/README.mpc85xxcds for more info. 2703f5c550Swdenk * 2803f5c550Swdenk */ 2903f5c550Swdenk #ifndef __CONFIG_H 3003f5c550Swdenk #define __CONFIG_H 3103f5c550Swdenk 3203f5c550Swdenk /* High Level Configuration Options */ 3303f5c550Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3403f5c550Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 3503f5c550Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 369c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 3703f5c550Swdenk #define CONFIG_MPC8555 1 /* MPC8555 specific */ 3803f5c550Swdenk #define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */ 3903f5c550Swdenk 4003f5c550Swdenk #define CONFIG_PCI 41*0151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 4203f5c550Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4303f5c550Swdenk #define CONFIG_ENV_OVERWRITE 442cfaa1aaSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 4503f5c550Swdenk 4625eedb2cSJon Loeliger #define CONFIG_FSL_VIA 47e8d18541STimur Tabi 4825eedb2cSJon Loeliger 4903f5c550Swdenk /* 5003f5c550Swdenk * When initializing flash, if we cannot find the manufacturer ID, 5103f5c550Swdenk * assume this is the AMD flash associated with the CDS board. 5203f5c550Swdenk * This allows booting from a promjet. 5303f5c550Swdenk */ 5403f5c550Swdenk #define CONFIG_ASSUME_AMD_FLASH 5503f5c550Swdenk 5603f5c550Swdenk #ifndef __ASSEMBLY__ 5703f5c550Swdenk extern unsigned long get_clock_freq(void); 5803f5c550Swdenk #endif 5903f5c550Swdenk #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 6003f5c550Swdenk 6103f5c550Swdenk /* 6203f5c550Swdenk * These can be toggled for performance analysis, otherwise use default. 6303f5c550Swdenk */ 6403f5c550Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 6503f5c550Swdenk #define CONFIG_BTB /* toggle branch predition */ 6603f5c550Swdenk #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 6703f5c550Swdenk 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 7003f5c550Swdenk 7103f5c550Swdenk /* 7203f5c550Swdenk * Base addresses -- Note these are effective addresses where the 7303f5c550Swdenk * actual resources get mapped (not physical addresses) 7403f5c550Swdenk */ 756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 7903f5c550Swdenk 802b40edb1SJon Loeliger /* DDR Setup */ 812b40edb1SJon Loeliger #define CONFIG_FSL_DDR1 822b40edb1SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 832b40edb1SJon Loeliger #define CONFIG_DDR_SPD 842b40edb1SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 852b40edb1SJon Loeliger 862b40edb1SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 872b40edb1SJon Loeliger 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 9003f5c550Swdenk 912b40edb1SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 922b40edb1SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 932b40edb1SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 9403f5c550Swdenk 952b40edb1SJon Loeliger /* I2C addresses of SPD EEPROMs */ 962b40edb1SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 972b40edb1SJon Loeliger 982b40edb1SJon Loeliger /* Make sure required options are set */ 9903f5c550Swdenk #ifndef CONFIG_SPD_EEPROM 10003f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 10103f5c550Swdenk #endif 10203f5c550Swdenk 1037202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 1047202d43dSJon Loeliger 10503f5c550Swdenk /* 1067202d43dSJon Loeliger * Local Bus Definitions 10703f5c550Swdenk */ 1087202d43dSJon Loeliger 1097202d43dSJon Loeliger /* 1107202d43dSJon Loeliger * FLASH on the Local Bus 1117202d43dSJon Loeliger * Two banks, 8M each, using the CFI driver. 1127202d43dSJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 1137202d43dSJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 1147202d43dSJon Loeliger * 1157202d43dSJon Loeliger * BR0, BR1: 1167202d43dSJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 1177202d43dSJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 1187202d43dSJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 1197202d43dSJon Loeliger * Use GPCM = BRx[24:26] = 000 1207202d43dSJon Loeliger * Valid = BRx[31] = 1 1217202d43dSJon Loeliger * 1227202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1237202d43dSJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 1247202d43dSJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 1257202d43dSJon Loeliger * 1267202d43dSJon Loeliger * OR0, OR1: 1277202d43dSJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 1287202d43dSJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 1297202d43dSJon Loeliger * CSNT = ORx[20] = 1 1307202d43dSJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 1317202d43dSJon Loeliger * SCY = 6 = ORx[24:27] = 0110 1327202d43dSJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 1337202d43dSJon Loeliger * EAD = use external address latch delay = OR[31] = 1 1347202d43dSJon Loeliger * 1357202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1367202d43dSJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 1377202d43dSJon Loeliger */ 1387202d43dSJon Loeliger 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 14003f5c550Swdenk 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xff001001 14303f5c550Swdenk 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 14603f5c550Swdenk 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 15303f5c550Swdenk 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 15503f5c550Swdenk 15600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 15903f5c550Swdenk 16003f5c550Swdenk 16103f5c550Swdenk /* 1627202d43dSJon Loeliger * SDRAM on the Local Bus 16303f5c550Swdenk */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 16603f5c550Swdenk 16703f5c550Swdenk /* 16803f5c550Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 17003f5c550Swdenk * 17103f5c550Swdenk * For BR2, need: 17203f5c550Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 17303f5c550Swdenk * port-size = 32-bits = BR2[19:20] = 11 17403f5c550Swdenk * no parity checking = BR2[21:22] = 00 17503f5c550Swdenk * SDRAM for MSEL = BR2[24:26] = 011 17603f5c550Swdenk * Valid = BR[31] = 1 17703f5c550Swdenk * 17803f5c550Swdenk * 0 4 8 12 16 20 24 28 17903f5c550Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 18003f5c550Swdenk * 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 18203f5c550Swdenk * FIXME: the top 17 bits of BR2. 18303f5c550Swdenk */ 18403f5c550Swdenk 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 18603f5c550Swdenk 18703f5c550Swdenk /* 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 18903f5c550Swdenk * 19003f5c550Swdenk * For OR2, need: 19103f5c550Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 19203f5c550Swdenk * XAM, OR2[17:18] = 11 19303f5c550Swdenk * 9 columns OR2[19-21] = 010 19403f5c550Swdenk * 13 rows OR2[23-25] = 100 19503f5c550Swdenk * EAD set for extra time OR[31] = 1 19603f5c550Swdenk * 19703f5c550Swdenk * 0 4 8 12 16 20 24 28 19803f5c550Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 19903f5c550Swdenk */ 20003f5c550Swdenk 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 20203f5c550Swdenk 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 20703f5c550Swdenk 20803f5c550Swdenk /* 20903f5c550Swdenk * LSDMR masks 21003f5c550Swdenk */ 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1)) 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23)) 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27)) 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31)) 22103f5c550Swdenk 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 23003f5c550Swdenk 23103f5c550Swdenk /* 23203f5c550Swdenk * Common settings for all Local Bus SDRAM commands. 23303f5c550Swdenk * At run time, either BSMA1516 (for CPU 1.1) 23403f5c550Swdenk * or BSMA1617 (for CPU 1.0) (old) 23503f5c550Swdenk * is OR'ed in too. 23603f5c550Swdenk */ 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \ 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \ 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BL8 \ 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_WRC4 \ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_CL3 \ 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_RFEN \ 24403f5c550Swdenk ) 24503f5c550Swdenk 24603f5c550Swdenk /* 24703f5c550Swdenk * The CADMUS registers are connected to CS3 on CDS. 24803f5c550Swdenk * The new memory map places CADMUS at 0xf8000000. 24903f5c550Swdenk * 25003f5c550Swdenk * For BR3, need: 25103f5c550Swdenk * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 25203f5c550Swdenk * port-size = 8-bits = BR[19:20] = 01 25303f5c550Swdenk * no parity checking = BR[21:22] = 00 25403f5c550Swdenk * GPMC for MSEL = BR[24:26] = 000 25503f5c550Swdenk * Valid = BR[31] = 1 25603f5c550Swdenk * 25703f5c550Swdenk * 0 4 8 12 16 20 24 28 25803f5c550Swdenk * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 25903f5c550Swdenk * 26003f5c550Swdenk * For OR3, need: 26103f5c550Swdenk * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 26203f5c550Swdenk * disable buffer ctrl OR[19] = 0 26303f5c550Swdenk * CSNT OR[20] = 1 26403f5c550Swdenk * ACS OR[21:22] = 11 26503f5c550Swdenk * XACS OR[23] = 1 26603f5c550Swdenk * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 26703f5c550Swdenk * SETA OR[28] = 0 26803f5c550Swdenk * TRLX OR[29] = 1 26903f5c550Swdenk * EHTR OR[30] = 1 27003f5c550Swdenk * EAD extra time OR[31] = 1 27103f5c550Swdenk * 27203f5c550Swdenk * 0 4 8 12 16 20 24 28 27303f5c550Swdenk * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 27403f5c550Swdenk */ 27503f5c550Swdenk 27625eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 27725eedb2cSJon Loeliger 27803f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8000801 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 28103f5c550Swdenk 28203f5c550Swdenk #define CONFIG_L1_INIT_RAM 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 28603f5c550Swdenk 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 29003f5c550Swdenk 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 29303f5c550Swdenk 29403f5c550Swdenk /* Serial Port */ 29503f5c550Swdenk #define CONFIG_CONS_INDEX 2 29603f5c550Swdenk #undef CONFIG_SERIAL_SOFTWARE_FIFO 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 30103f5c550Swdenk 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 30303f5c550Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 30403f5c550Swdenk 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 30703f5c550Swdenk 30803f5c550Swdenk /* Use the HUSH parser */ 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 31203f5c550Swdenk #endif 31303f5c550Swdenk 3140e16387dSMatthew McClintock /* pass open firmware flat tree */ 315b90d2549SKumar Gala #define CONFIG_OF_LIBFDT 1 3160e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 317b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3180e16387dSMatthew McClintock 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 3212b40edb1SJon Loeliger 32220476726SJon Loeliger /* 32320476726SJon Loeliger * I2C 32420476726SJon Loeliger */ 32520476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 32603f5c550Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 32703f5c550Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 33203f5c550Swdenk 333e8d18541STimur Tabi /* EEPROM */ 334e8d18541STimur Tabi #define CONFIG_ID_EEPROM 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 339e8d18541STimur Tabi 34003f5c550Swdenk /* 34103f5c550Swdenk * General PCI 34203f5c550Swdenk * Addresses are mapped 1-1. 34303f5c550Swdenk */ 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 35003f5c550Swdenk 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 35703f5c550Swdenk 3587f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 3597f3f2bd2SRandy Vinson #define BRIDGE_ID 17 3607f3f2bd2SRandy Vinson #define VIA_ID 2 3617f3f2bd2SRandy Vinson #else 3627f3f2bd2SRandy Vinson #define BRIDGE_ID 28 3637f3f2bd2SRandy Vinson #define VIA_ID 4 3647f3f2bd2SRandy Vinson #endif 36503f5c550Swdenk 36603f5c550Swdenk #if defined(CONFIG_PCI) 36703f5c550Swdenk 36803f5c550Swdenk #define CONFIG_NET_MULTI 36903f5c550Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 370bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2 37103f5c550Swdenk 37203f5c550Swdenk #undef CONFIG_EEPRO100 37303f5c550Swdenk #undef CONFIG_TULIP 37403f5c550Swdenk 375bf1dfffdSMatthew McClintock #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 37703f5c550Swdenk 37803f5c550Swdenk #endif /* CONFIG_PCI */ 37903f5c550Swdenk 38003f5c550Swdenk 38103f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 38203f5c550Swdenk 38303f5c550Swdenk #ifndef CONFIG_NET_MULTI 38403f5c550Swdenk #define CONFIG_NET_MULTI 1 38503f5c550Swdenk #endif 38603f5c550Swdenk 38703f5c550Swdenk #define CONFIG_MII 1 /* MII PHY management */ 388255a3577SKim Phillips #define CONFIG_TSEC1 1 389255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 390255a3577SKim Phillips #define CONFIG_TSEC2 1 391255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 39203f5c550Swdenk #define TSEC1_PHY_ADDR 0 39303f5c550Swdenk #define TSEC2_PHY_ADDR 1 39403f5c550Swdenk #define TSEC1_PHYIDX 0 39503f5c550Swdenk #define TSEC2_PHYIDX 0 3963a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3973a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 398d9b94f28SJon Loeliger 399d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 400d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 40103f5c550Swdenk 40203f5c550Swdenk #endif /* CONFIG_TSEC_ENET */ 40303f5c550Swdenk 40403f5c550Swdenk /* 40503f5c550Swdenk * Environment 40603f5c550Swdenk */ 4075a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 4090e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 4100e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 41103f5c550Swdenk 41203f5c550Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 41403f5c550Swdenk 4152835e518SJon Loeliger /* 416659e2f67SJon Loeliger * BOOTP options 417659e2f67SJon Loeliger */ 418659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 419659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 420659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 421659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 422659e2f67SJon Loeliger 423659e2f67SJon Loeliger 424659e2f67SJon Loeliger /* 4252835e518SJon Loeliger * Command line configuration. 4262835e518SJon Loeliger */ 4272835e518SJon Loeliger #include <config_cmd_default.h> 4282835e518SJon Loeliger 4292835e518SJon Loeliger #define CONFIG_CMD_PING 4302835e518SJon Loeliger #define CONFIG_CMD_I2C 4312835e518SJon Loeliger #define CONFIG_CMD_MII 43282ac8c97SKumar Gala #define CONFIG_CMD_ELF 4331c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4341c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 4352835e518SJon Loeliger 43603f5c550Swdenk #if defined(CONFIG_PCI) 4372835e518SJon Loeliger #define CONFIG_CMD_PCI 43803f5c550Swdenk #endif 4392835e518SJon Loeliger 44003f5c550Swdenk 44103f5c550Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 44203f5c550Swdenk 44303f5c550Swdenk /* 44403f5c550Swdenk * Miscellaneous configurable options 44503f5c550Swdenk */ 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 44722abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4502835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 45203f5c550Swdenk #else 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 45403f5c550Swdenk #endif 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 45903f5c550Swdenk 46003f5c550Swdenk /* 46103f5c550Swdenk * For booting Linux, the board info and command line data 46203f5c550Swdenk * have to be in the first 8 MB of memory, since this is 46303f5c550Swdenk * the maximum mapped by the Linux kernel during initialization. 46403f5c550Swdenk */ 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 46603f5c550Swdenk 46703f5c550Swdenk /* 46803f5c550Swdenk * Internal Definitions 46903f5c550Swdenk * 47003f5c550Swdenk * Boot Flags 47103f5c550Swdenk */ 47203f5c550Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 47303f5c550Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 47403f5c550Swdenk 4752835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 47603f5c550Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 47703f5c550Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 47803f5c550Swdenk #endif 47903f5c550Swdenk 48003f5c550Swdenk /* 48103f5c550Swdenk * Environment Configuration 48203f5c550Swdenk */ 48303f5c550Swdenk 48403f5c550Swdenk /* The mac addresses for all ethernet interface */ 48503f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 48610327dc5SAndy Fleming #define CONFIG_HAS_ETH0 48703f5c550Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 488e2ffd59bSwdenk #define CONFIG_HAS_ETH1 48903f5c550Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 490e2ffd59bSwdenk #define CONFIG_HAS_ETH2 49103f5c550Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 49203f5c550Swdenk #endif 49303f5c550Swdenk 49403f5c550Swdenk #define CONFIG_IPADDR 192.168.1.253 49503f5c550Swdenk 49603f5c550Swdenk #define CONFIG_HOSTNAME unknown 49703f5c550Swdenk #define CONFIG_ROOTPATH /nfsroot 49803f5c550Swdenk #define CONFIG_BOOTFILE your.uImage 49903f5c550Swdenk 50003f5c550Swdenk #define CONFIG_SERVERIP 192.168.1.1 50103f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 50203f5c550Swdenk #define CONFIG_NETMASK 255.255.255.0 50303f5c550Swdenk 50403f5c550Swdenk #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 50503f5c550Swdenk 50603f5c550Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 50703f5c550Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 50803f5c550Swdenk 50903f5c550Swdenk #define CONFIG_BAUDRATE 115200 51003f5c550Swdenk 51103f5c550Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 51203f5c550Swdenk "netdev=eth0\0" \ 51303f5c550Swdenk "consoledev=ttyS1\0" \ 5148272dc2fSAndy Fleming "ramdiskaddr=600000\0" \ 5158272dc2fSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 5168272dc2fSAndy Fleming "fdtaddr=400000\0" \ 5178272dc2fSAndy Fleming "fdtfile=your.fdt.dtb\0" 51803f5c550Swdenk 51903f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND \ 52003f5c550Swdenk "setenv bootargs root=/dev/nfs rw " \ 52103f5c550Swdenk "nfsroot=$serverip:$rootpath " \ 52203f5c550Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 52303f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 52403f5c550Swdenk "tftp $loadaddr $bootfile;" \ 5258272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 5268272dc2fSAndy Fleming "bootm $loadaddr - $fdtaddr" 52703f5c550Swdenk 52803f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \ 52903f5c550Swdenk "setenv bootargs root=/dev/ram rw " \ 53003f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 53103f5c550Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 53203f5c550Swdenk "tftp $loadaddr $bootfile;" \ 53303f5c550Swdenk "bootm $loadaddr $ramdiskaddr" 53403f5c550Swdenk 53503f5c550Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 53603f5c550Swdenk 53703f5c550Swdenk #endif /* __CONFIG_H */ 538