103f5c550Swdenk /* 27c57f3e8SKumar Gala * Copyright 2004, 2011 Freescale Semiconductor. 303f5c550Swdenk * 403f5c550Swdenk * See file CREDITS for list of people who contributed to this 503f5c550Swdenk * project. 603f5c550Swdenk * 703f5c550Swdenk * This program is free software; you can redistribute it and/or 803f5c550Swdenk * modify it under the terms of the GNU General Public License as 903f5c550Swdenk * published by the Free Software Foundation; either version 2 of 1003f5c550Swdenk * the License, or (at your option) any later version. 1103f5c550Swdenk * 1203f5c550Swdenk * This program is distributed in the hope that it will be useful, 1303f5c550Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1403f5c550Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1503f5c550Swdenk * GNU General Public License for more details. 1603f5c550Swdenk * 1703f5c550Swdenk * You should have received a copy of the GNU General Public License 1803f5c550Swdenk * along with this program; if not, write to the Free Software 1903f5c550Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2003f5c550Swdenk * MA 02111-1307 USA 2103f5c550Swdenk */ 2203f5c550Swdenk 2303f5c550Swdenk /* 2403f5c550Swdenk * mpc8555cds board configuration file 2503f5c550Swdenk * 2603f5c550Swdenk * Please refer to doc/README.mpc85xxcds for more info. 2703f5c550Swdenk * 2803f5c550Swdenk */ 2903f5c550Swdenk #ifndef __CONFIG_H 3003f5c550Swdenk #define __CONFIG_H 3103f5c550Swdenk 3203f5c550Swdenk /* High Level Configuration Options */ 3303f5c550Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3403f5c550Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 3503f5c550Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 369c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 3703f5c550Swdenk #define CONFIG_MPC8555 1 /* MPC8555 specific */ 3803f5c550Swdenk #define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */ 3903f5c550Swdenk 402ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 412ae18241SWolfgang Denk 4203f5c550Swdenk #define CONFIG_PCI 43842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 440151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 4503f5c550Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4603f5c550Swdenk #define CONFIG_ENV_OVERWRITE 472cfaa1aaSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 4803f5c550Swdenk 4925eedb2cSJon Loeliger #define CONFIG_FSL_VIA 50e8d18541STimur Tabi 5125eedb2cSJon Loeliger 5203f5c550Swdenk #ifndef __ASSEMBLY__ 5303f5c550Swdenk extern unsigned long get_clock_freq(void); 5403f5c550Swdenk #endif 5503f5c550Swdenk #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 5603f5c550Swdenk 5703f5c550Swdenk /* 5803f5c550Swdenk * These can be toggled for performance analysis, otherwise use default. 5903f5c550Swdenk */ 6003f5c550Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 6103f5c550Swdenk #define CONFIG_BTB /* toggle branch predition */ 6203f5c550Swdenk 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 6503f5c550Swdenk 66e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 67e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 6803f5c550Swdenk 692b40edb1SJon Loeliger /* DDR Setup */ 702b40edb1SJon Loeliger #define CONFIG_FSL_DDR1 712b40edb1SJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 722b40edb1SJon Loeliger #define CONFIG_DDR_SPD 732b40edb1SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 742b40edb1SJon Loeliger 752b40edb1SJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 762b40edb1SJon Loeliger 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 7903f5c550Swdenk 802b40edb1SJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 812b40edb1SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 822b40edb1SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 8303f5c550Swdenk 842b40edb1SJon Loeliger /* I2C addresses of SPD EEPROMs */ 852b40edb1SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 862b40edb1SJon Loeliger 872b40edb1SJon Loeliger /* Make sure required options are set */ 8803f5c550Swdenk #ifndef CONFIG_SPD_EEPROM 8903f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 9003f5c550Swdenk #endif 9103f5c550Swdenk 927202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 937202d43dSJon Loeliger 9403f5c550Swdenk /* 957202d43dSJon Loeliger * Local Bus Definitions 9603f5c550Swdenk */ 977202d43dSJon Loeliger 987202d43dSJon Loeliger /* 997202d43dSJon Loeliger * FLASH on the Local Bus 1007202d43dSJon Loeliger * Two banks, 8M each, using the CFI driver. 1017202d43dSJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 1027202d43dSJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 1037202d43dSJon Loeliger * 1047202d43dSJon Loeliger * BR0, BR1: 1057202d43dSJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 1067202d43dSJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 1077202d43dSJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 1087202d43dSJon Loeliger * Use GPCM = BRx[24:26] = 000 1097202d43dSJon Loeliger * Valid = BRx[31] = 1 1107202d43dSJon Loeliger * 1117202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1127202d43dSJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 1137202d43dSJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 1147202d43dSJon Loeliger * 1157202d43dSJon Loeliger * OR0, OR1: 1167202d43dSJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 1177202d43dSJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 1187202d43dSJon Loeliger * CSNT = ORx[20] = 1 1197202d43dSJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 1207202d43dSJon Loeliger * SCY = 6 = ORx[24:27] = 0110 1217202d43dSJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 1227202d43dSJon Loeliger * EAD = use external address latch delay = OR[31] = 1 1237202d43dSJon Loeliger * 1247202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1257202d43dSJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 1267202d43dSJon Loeliger */ 1277202d43dSJon Loeliger 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 12903f5c550Swdenk 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xff001001 13203f5c550Swdenk 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 13503f5c550Swdenk 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 14203f5c550Swdenk 14314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 14403f5c550Swdenk 14500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 14803f5c550Swdenk 14903f5c550Swdenk 15003f5c550Swdenk /* 1517202d43dSJon Loeliger * SDRAM on the Local Bus 15203f5c550Swdenk */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 15503f5c550Swdenk 15603f5c550Swdenk /* 15703f5c550Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 15903f5c550Swdenk * 16003f5c550Swdenk * For BR2, need: 16103f5c550Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 16203f5c550Swdenk * port-size = 32-bits = BR2[19:20] = 11 16303f5c550Swdenk * no parity checking = BR2[21:22] = 00 16403f5c550Swdenk * SDRAM for MSEL = BR2[24:26] = 011 16503f5c550Swdenk * Valid = BR[31] = 1 16603f5c550Swdenk * 16703f5c550Swdenk * 0 4 8 12 16 20 24 28 16803f5c550Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 16903f5c550Swdenk * 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 17103f5c550Swdenk * FIXME: the top 17 bits of BR2. 17203f5c550Swdenk */ 17303f5c550Swdenk 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 17503f5c550Swdenk 17603f5c550Swdenk /* 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 17803f5c550Swdenk * 17903f5c550Swdenk * For OR2, need: 18003f5c550Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 18103f5c550Swdenk * XAM, OR2[17:18] = 11 18203f5c550Swdenk * 9 columns OR2[19-21] = 010 18303f5c550Swdenk * 13 rows OR2[23-25] = 100 18403f5c550Swdenk * EAD set for extra time OR[31] = 1 18503f5c550Swdenk * 18603f5c550Swdenk * 0 4 8 12 16 20 24 28 18703f5c550Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 18803f5c550Swdenk */ 18903f5c550Swdenk 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 19103f5c550Swdenk 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 19603f5c550Swdenk 19703f5c550Swdenk /* 19803f5c550Swdenk * Common settings for all Local Bus SDRAM commands. 19903f5c550Swdenk * At run time, either BSMA1516 (for CPU 1.1) 20003f5c550Swdenk * or BSMA1617 (for CPU 1.0) (old) 20103f5c550Swdenk * is OR'ed in too. 20203f5c550Swdenk */ 203b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 204b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 205b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 206b0fe93edSKumar Gala | LSDMR_BL8 \ 207b0fe93edSKumar Gala | LSDMR_WRC4 \ 208b0fe93edSKumar Gala | LSDMR_CL3 \ 209b0fe93edSKumar Gala | LSDMR_RFEN \ 21003f5c550Swdenk ) 21103f5c550Swdenk 21203f5c550Swdenk /* 21303f5c550Swdenk * The CADMUS registers are connected to CS3 on CDS. 21403f5c550Swdenk * The new memory map places CADMUS at 0xf8000000. 21503f5c550Swdenk * 21603f5c550Swdenk * For BR3, need: 21703f5c550Swdenk * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 21803f5c550Swdenk * port-size = 8-bits = BR[19:20] = 01 21903f5c550Swdenk * no parity checking = BR[21:22] = 00 22003f5c550Swdenk * GPMC for MSEL = BR[24:26] = 000 22103f5c550Swdenk * Valid = BR[31] = 1 22203f5c550Swdenk * 22303f5c550Swdenk * 0 4 8 12 16 20 24 28 22403f5c550Swdenk * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 22503f5c550Swdenk * 22603f5c550Swdenk * For OR3, need: 22703f5c550Swdenk * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 22803f5c550Swdenk * disable buffer ctrl OR[19] = 0 22903f5c550Swdenk * CSNT OR[20] = 1 23003f5c550Swdenk * ACS OR[21:22] = 11 23103f5c550Swdenk * XACS OR[23] = 1 23203f5c550Swdenk * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 23303f5c550Swdenk * SETA OR[28] = 0 23403f5c550Swdenk * TRLX OR[29] = 1 23503f5c550Swdenk * EHTR OR[30] = 1 23603f5c550Swdenk * EAD extra time OR[31] = 1 23703f5c550Swdenk * 23803f5c550Swdenk * 0 4 8 12 16 20 24 28 23903f5c550Swdenk * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 24003f5c550Swdenk */ 24103f5c550Swdenk 24225eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 24325eedb2cSJon Loeliger 24403f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8000801 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 24703f5c550Swdenk 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 250553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 25103f5c550Swdenk 25225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 25403f5c550Swdenk 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 25703f5c550Swdenk 25803f5c550Swdenk /* Serial Port */ 25903f5c550Swdenk #define CONFIG_CONS_INDEX 2 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 26403f5c550Swdenk 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 26603f5c550Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 26703f5c550Swdenk 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 27003f5c550Swdenk 27103f5c550Swdenk /* Use the HUSH parser */ 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 27403f5c550Swdenk #endif 27503f5c550Swdenk 2760e16387dSMatthew McClintock /* pass open firmware flat tree */ 277b90d2549SKumar Gala #define CONFIG_OF_LIBFDT 1 2780e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 279b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2800e16387dSMatthew McClintock 28120476726SJon Loeliger /* 28220476726SJon Loeliger * I2C 28320476726SJon Loeliger */ 284*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C 285*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 286*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 287*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 288*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 289*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 29003f5c550Swdenk 291e8d18541STimur Tabi /* EEPROM */ 292e8d18541STimur Tabi #define CONFIG_ID_EEPROM 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 297e8d18541STimur Tabi 29803f5c550Swdenk /* 29903f5c550Swdenk * General PCI 30003f5c550Swdenk * Addresses are mapped 1-1. 30103f5c550Swdenk */ 3025af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 30310795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 3045af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 306aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 3075f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 31003f5c550Swdenk 3115af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000 31210795f42SKumar Gala #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000 3135af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 315aca5f018SKumar Gala #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000 3165f91ef6aSKumar Gala #define CONFIG_SYS_PCI2_IO_BUS 0x00000000 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 31903f5c550Swdenk 3207f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 3217f3f2bd2SRandy Vinson #define BRIDGE_ID 17 3227f3f2bd2SRandy Vinson #define VIA_ID 2 3237f3f2bd2SRandy Vinson #else 3247f3f2bd2SRandy Vinson #define BRIDGE_ID 28 3257f3f2bd2SRandy Vinson #define VIA_ID 4 3267f3f2bd2SRandy Vinson #endif 32703f5c550Swdenk 32803f5c550Swdenk #if defined(CONFIG_PCI) 32903f5c550Swdenk 33003f5c550Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 331bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2 33203f5c550Swdenk 33303f5c550Swdenk #undef CONFIG_EEPRO100 33403f5c550Swdenk #undef CONFIG_TULIP 33503f5c550Swdenk 336bf1dfffdSMatthew McClintock #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 33803f5c550Swdenk 33903f5c550Swdenk #endif /* CONFIG_PCI */ 34003f5c550Swdenk 34103f5c550Swdenk 34203f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 34303f5c550Swdenk 34403f5c550Swdenk #define CONFIG_MII 1 /* MII PHY management */ 345255a3577SKim Phillips #define CONFIG_TSEC1 1 346255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 347255a3577SKim Phillips #define CONFIG_TSEC2 1 348255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 34903f5c550Swdenk #define TSEC1_PHY_ADDR 0 35003f5c550Swdenk #define TSEC2_PHY_ADDR 1 35103f5c550Swdenk #define TSEC1_PHYIDX 0 35203f5c550Swdenk #define TSEC2_PHYIDX 0 3533a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3543a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 355d9b94f28SJon Loeliger 356d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 357d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 35803f5c550Swdenk 35903f5c550Swdenk #endif /* CONFIG_TSEC_ENET */ 36003f5c550Swdenk 36103f5c550Swdenk /* 36203f5c550Swdenk * Environment 36303f5c550Swdenk */ 3645a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3660e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3670e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 36803f5c550Swdenk 36903f5c550Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 37103f5c550Swdenk 3722835e518SJon Loeliger /* 373659e2f67SJon Loeliger * BOOTP options 374659e2f67SJon Loeliger */ 375659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 376659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 377659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 378659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 379659e2f67SJon Loeliger 380659e2f67SJon Loeliger 381659e2f67SJon Loeliger /* 3822835e518SJon Loeliger * Command line configuration. 3832835e518SJon Loeliger */ 3842835e518SJon Loeliger #include <config_cmd_default.h> 3852835e518SJon Loeliger 3862835e518SJon Loeliger #define CONFIG_CMD_PING 3872835e518SJon Loeliger #define CONFIG_CMD_I2C 3882835e518SJon Loeliger #define CONFIG_CMD_MII 38982ac8c97SKumar Gala #define CONFIG_CMD_ELF 3901c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 3911c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 392199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3932835e518SJon Loeliger 39403f5c550Swdenk #if defined(CONFIG_PCI) 3952835e518SJon Loeliger #define CONFIG_CMD_PCI 39603f5c550Swdenk #endif 3972835e518SJon Loeliger 39803f5c550Swdenk 39903f5c550Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 40003f5c550Swdenk 40103f5c550Swdenk /* 40203f5c550Swdenk * Miscellaneous configurable options 40303f5c550Swdenk */ 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 40522abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4065be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4092835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 41103f5c550Swdenk #else 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 41303f5c550Swdenk #endif 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 41803f5c550Swdenk 41903f5c550Swdenk /* 42003f5c550Swdenk * For booting Linux, the board info and command line data 421a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 42203f5c550Swdenk * the maximum mapped by the Linux kernel during initialization. 42303f5c550Swdenk */ 424a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 425a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 42603f5c550Swdenk 4272835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 42803f5c550Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 42903f5c550Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 43003f5c550Swdenk #endif 43103f5c550Swdenk 43203f5c550Swdenk /* 43303f5c550Swdenk * Environment Configuration 43403f5c550Swdenk */ 43503f5c550Swdenk 43603f5c550Swdenk /* The mac addresses for all ethernet interface */ 43703f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 43810327dc5SAndy Fleming #define CONFIG_HAS_ETH0 43903f5c550Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 440e2ffd59bSwdenk #define CONFIG_HAS_ETH1 44103f5c550Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 442e2ffd59bSwdenk #define CONFIG_HAS_ETH2 44303f5c550Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 44403f5c550Swdenk #endif 44503f5c550Swdenk 44603f5c550Swdenk #define CONFIG_IPADDR 192.168.1.253 44703f5c550Swdenk 44803f5c550Swdenk #define CONFIG_HOSTNAME unknown 4498b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 450b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 45103f5c550Swdenk 45203f5c550Swdenk #define CONFIG_SERVERIP 192.168.1.1 45303f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 45403f5c550Swdenk #define CONFIG_NETMASK 255.255.255.0 45503f5c550Swdenk 45603f5c550Swdenk #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 45703f5c550Swdenk 45803f5c550Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 45903f5c550Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 46003f5c550Swdenk 46103f5c550Swdenk #define CONFIG_BAUDRATE 115200 46203f5c550Swdenk 46303f5c550Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 46403f5c550Swdenk "netdev=eth0\0" \ 46503f5c550Swdenk "consoledev=ttyS1\0" \ 4668272dc2fSAndy Fleming "ramdiskaddr=600000\0" \ 4678272dc2fSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 4688272dc2fSAndy Fleming "fdtaddr=400000\0" \ 4698272dc2fSAndy Fleming "fdtfile=your.fdt.dtb\0" 47003f5c550Swdenk 47103f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND \ 47203f5c550Swdenk "setenv bootargs root=/dev/nfs rw " \ 47303f5c550Swdenk "nfsroot=$serverip:$rootpath " \ 47403f5c550Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 47503f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 47603f5c550Swdenk "tftp $loadaddr $bootfile;" \ 4778272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 4788272dc2fSAndy Fleming "bootm $loadaddr - $fdtaddr" 47903f5c550Swdenk 48003f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \ 48103f5c550Swdenk "setenv bootargs root=/dev/ram rw " \ 48203f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 48303f5c550Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 48403f5c550Swdenk "tftp $loadaddr $bootfile;" \ 48503f5c550Swdenk "bootm $loadaddr $ramdiskaddr" 48603f5c550Swdenk 48703f5c550Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 48803f5c550Swdenk 48903f5c550Swdenk #endif /* __CONFIG_H */ 490