xref: /rk3399_rockchip-uboot/include/configs/MPC8555CDS.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
103f5c550Swdenk /*
27c57f3e8SKumar Gala  * Copyright 2004, 2011 Freescale Semiconductor.
303f5c550Swdenk  *
4*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
503f5c550Swdenk  */
603f5c550Swdenk 
703f5c550Swdenk /*
803f5c550Swdenk  * mpc8555cds board configuration file
903f5c550Swdenk  *
1003f5c550Swdenk  * Please refer to doc/README.mpc85xxcds for more info.
1103f5c550Swdenk  *
1203f5c550Swdenk  */
1303f5c550Swdenk #ifndef __CONFIG_H
1403f5c550Swdenk #define __CONFIG_H
1503f5c550Swdenk 
1603f5c550Swdenk /* High Level Configuration Options */
179c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
1803f5c550Swdenk 
192ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xfff80000
202ae18241SWolfgang Denk 
21842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
220151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
2303f5c550Swdenk #define CONFIG_TSEC_ENET		/* tsec ethernet support */
2403f5c550Swdenk #define CONFIG_ENV_OVERWRITE
2503f5c550Swdenk 
2625eedb2cSJon Loeliger #define CONFIG_FSL_VIA
27e8d18541STimur Tabi 
2803f5c550Swdenk #ifndef __ASSEMBLY__
2903f5c550Swdenk extern unsigned long get_clock_freq(void);
3003f5c550Swdenk #endif
3103f5c550Swdenk #define CONFIG_SYS_CLK_FREQ	get_clock_freq() /* sysclk for MPC85xx */
3203f5c550Swdenk 
3303f5c550Swdenk /*
3403f5c550Swdenk  * These can be toggled for performance analysis, otherwise use default.
3503f5c550Swdenk  */
3603f5c550Swdenk #define CONFIG_L2_CACHE			    /* toggle L2 cache	*/
3703f5c550Swdenk #define CONFIG_BTB			    /* toggle branch predition */
3803f5c550Swdenk 
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
4103f5c550Swdenk 
42e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
43e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
4403f5c550Swdenk 
452b40edb1SJon Loeliger /* DDR Setup */
462b40edb1SJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
472b40edb1SJon Loeliger #define CONFIG_DDR_SPD
482b40edb1SJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
492b40edb1SJon Loeliger 
502b40edb1SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
512b40edb1SJon Loeliger 
526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
5403f5c550Swdenk 
552b40edb1SJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
562b40edb1SJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
5703f5c550Swdenk 
582b40edb1SJon Loeliger /* I2C addresses of SPD EEPROMs */
592b40edb1SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
602b40edb1SJon Loeliger 
612b40edb1SJon Loeliger /* Make sure required options are set */
6203f5c550Swdenk #ifndef CONFIG_SPD_EEPROM
6303f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
6403f5c550Swdenk #endif
6503f5c550Swdenk 
667202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
677202d43dSJon Loeliger 
6803f5c550Swdenk /*
697202d43dSJon Loeliger  * Local Bus Definitions
7003f5c550Swdenk  */
717202d43dSJon Loeliger 
727202d43dSJon Loeliger /*
737202d43dSJon Loeliger  * FLASH on the Local Bus
747202d43dSJon Loeliger  * Two banks, 8M each, using the CFI driver.
757202d43dSJon Loeliger  * Boot from BR0/OR0 bank at 0xff00_0000
767202d43dSJon Loeliger  * Alternate BR1/OR1 bank at 0xff80_0000
777202d43dSJon Loeliger  *
787202d43dSJon Loeliger  * BR0, BR1:
797202d43dSJon Loeliger  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
807202d43dSJon Loeliger  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
817202d43dSJon Loeliger  *    Port Size = 16 bits = BRx[19:20] = 10
827202d43dSJon Loeliger  *    Use GPCM = BRx[24:26] = 000
837202d43dSJon Loeliger  *    Valid = BRx[31] = 1
847202d43dSJon Loeliger  *
857202d43dSJon Loeliger  * 0    4    8    12   16   20   24   28
867202d43dSJon Loeliger  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001    BR0
877202d43dSJon Loeliger  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001    BR1
887202d43dSJon Loeliger  *
897202d43dSJon Loeliger  * OR0, OR1:
907202d43dSJon Loeliger  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
917202d43dSJon Loeliger  *    Reserved ORx[17:18] = 11, confusion here?
927202d43dSJon Loeliger  *    CSNT = ORx[20] = 1
937202d43dSJon Loeliger  *    ACS = half cycle delay = ORx[21:22] = 11
947202d43dSJon Loeliger  *    SCY = 6 = ORx[24:27] = 0110
957202d43dSJon Loeliger  *    TRLX = use relaxed timing = ORx[29] = 1
967202d43dSJon Loeliger  *    EAD = use external address latch delay = OR[31] = 1
977202d43dSJon Loeliger  *
987202d43dSJon Loeliger  * 0    4    8    12   16   20   24   28
997202d43dSJon Loeliger  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    ORx
1007202d43dSJon Loeliger  */
1017202d43dSJon Loeliger 
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 8M */
10303f5c550Swdenk 
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff801001
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xff001001
10603f5c550Swdenk 
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR0_PRELIM		0xff806e65
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR1_PRELIM		0xff806e65
10903f5c550Swdenk 
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{0xff800000, CONFIG_SYS_FLASH_BASE}
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
11603f5c550Swdenk 
11714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
11803f5c550Swdenk 
11900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
12203f5c550Swdenk 
12303f5c550Swdenk /*
1247202d43dSJon Loeliger  * SDRAM on the Local Bus
12503f5c550Swdenk  */
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
12803f5c550Swdenk 
12903f5c550Swdenk /*
13003f5c550Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
13203f5c550Swdenk  *
13303f5c550Swdenk  * For BR2, need:
13403f5c550Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
13503f5c550Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
13603f5c550Swdenk  *    no parity checking = BR2[21:22] = 00
13703f5c550Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
13803f5c550Swdenk  *    Valid = BR[31] = 1
13903f5c550Swdenk  *
14003f5c550Swdenk  * 0    4    8    12   16   20   24   28
14103f5c550Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
14203f5c550Swdenk  *
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
14403f5c550Swdenk  * FIXME: the top 17 bits of BR2.
14503f5c550Swdenk  */
14603f5c550Swdenk 
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM          0xf0001861
14803f5c550Swdenk 
14903f5c550Swdenk /*
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
15103f5c550Swdenk  *
15203f5c550Swdenk  * For OR2, need:
15303f5c550Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
15403f5c550Swdenk  *		   XAM, OR2[17:18] = 11
15503f5c550Swdenk  *    9 columns OR2[19-21] = 010
15603f5c550Swdenk  *    13 rows   OR2[23-25] = 100
15703f5c550Swdenk  *    EAD set for extra time OR[31] = 1
15803f5c550Swdenk  *
15903f5c550Swdenk  * 0    4    8    12   16   20   24   28
16003f5c550Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
16103f5c550Swdenk  */
16203f5c550Swdenk 
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
16403f5c550Swdenk 
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg */
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000  /* LB sdram refresh timer */
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000  /* LB refresh timer prescal*/
16903f5c550Swdenk 
17003f5c550Swdenk /*
17103f5c550Swdenk  * Common settings for all Local Bus SDRAM commands.
17203f5c550Swdenk  * At run time, either BSMA1516 (for CPU 1.1)
17303f5c550Swdenk  *                  or BSMA1617 (for CPU 1.0) (old)
17403f5c550Swdenk  * is OR'ed in too.
17503f5c550Swdenk  */
176b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
177b0fe93edSKumar Gala 				| LSDMR_PRETOACT7	\
178b0fe93edSKumar Gala 				| LSDMR_ACTTORW7	\
179b0fe93edSKumar Gala 				| LSDMR_BL8		\
180b0fe93edSKumar Gala 				| LSDMR_WRC4		\
181b0fe93edSKumar Gala 				| LSDMR_CL3		\
182b0fe93edSKumar Gala 				| LSDMR_RFEN		\
18303f5c550Swdenk 				)
18403f5c550Swdenk 
18503f5c550Swdenk /*
18603f5c550Swdenk  * The CADMUS registers are connected to CS3 on CDS.
18703f5c550Swdenk  * The new memory map places CADMUS at 0xf8000000.
18803f5c550Swdenk  *
18903f5c550Swdenk  * For BR3, need:
19003f5c550Swdenk  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
19103f5c550Swdenk  *    port-size = 8-bits  = BR[19:20] = 01
19203f5c550Swdenk  *    no parity checking  = BR[21:22] = 00
19303f5c550Swdenk  *    GPMC for MSEL       = BR[24:26] = 000
19403f5c550Swdenk  *    Valid               = BR[31]    = 1
19503f5c550Swdenk  *
19603f5c550Swdenk  * 0    4    8    12   16   20   24   28
19703f5c550Swdenk  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
19803f5c550Swdenk  *
19903f5c550Swdenk  * For OR3, need:
20003f5c550Swdenk  *    1 MB mask for AM,   OR[0:16]  = 1111 1111 1111 0000 0
20103f5c550Swdenk  *    disable buffer ctrl OR[19]    = 0
20203f5c550Swdenk  *    CSNT                OR[20]    = 1
20303f5c550Swdenk  *    ACS                 OR[21:22] = 11
20403f5c550Swdenk  *    XACS                OR[23]    = 1
20503f5c550Swdenk  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
20603f5c550Swdenk  *    SETA                OR[28]    = 0
20703f5c550Swdenk  *    TRLX                OR[29]    = 1
20803f5c550Swdenk  *    EHTR                OR[30]    = 1
20903f5c550Swdenk  *    EAD extra time      OR[31]    = 1
21003f5c550Swdenk  *
21103f5c550Swdenk  * 0    4    8    12   16   20   24   28
21203f5c550Swdenk  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
21303f5c550Swdenk  */
21403f5c550Swdenk 
21525eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS
21625eedb2cSJon Loeliger 
21703f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM   0xf8000801
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM   0xfff00ff7
22003f5c550Swdenk 
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
223553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000	    /* Size of used area in RAM */
22403f5c550Swdenk 
22525ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
22703f5c550Swdenk 
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
23003f5c550Swdenk 
23103f5c550Swdenk /* Serial Port */
23203f5c550Swdenk #define CONFIG_CONS_INDEX     2
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE    1
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
23603f5c550Swdenk 
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
23803f5c550Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
23903f5c550Swdenk 
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
24203f5c550Swdenk 
24320476726SJon Loeliger /*
24420476726SJon Loeliger  * I2C
24520476726SJon Loeliger  */
24600f792e0SHeiko Schocher #define CONFIG_SYS_I2C
24700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
24800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
24900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
25000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
25100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
25203f5c550Swdenk 
253e8d18541STimur Tabi /* EEPROM */
254e8d18541STimur Tabi #define CONFIG_ID_EEPROM
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
259e8d18541STimur Tabi 
26003f5c550Swdenk /*
26103f5c550Swdenk  * General PCI
26203f5c550Swdenk  * Addresses are mapped 1-1.
26303f5c550Swdenk  */
2645af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
26510795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
2665af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
268aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
2695f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
27203f5c550Swdenk 
2735af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_VIRT	0xa0000000
27410795f42SKumar Gala #define CONFIG_SYS_PCI2_MEM_BUS	0xa0000000
2755af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_PHYS	0xa0000000
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE	0x20000000	/* 512M */
277aca5f018SKumar Gala #define CONFIG_SYS_PCI2_IO_VIRT	0xe2100000
2785f91ef6aSKumar Gala #define CONFIG_SYS_PCI2_IO_BUS	0x00000000
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS	0xe2100000
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE	0x00100000	/* 1M */
28103f5c550Swdenk 
2827f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY
2837f3f2bd2SRandy Vinson #define BRIDGE_ID 17
2847f3f2bd2SRandy Vinson #define VIA_ID 2
2857f3f2bd2SRandy Vinson #else
2867f3f2bd2SRandy Vinson #define BRIDGE_ID 28
2877f3f2bd2SRandy Vinson #define VIA_ID 4
2887f3f2bd2SRandy Vinson #endif
28903f5c550Swdenk 
29003f5c550Swdenk #if defined(CONFIG_PCI)
29103f5c550Swdenk 
292bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2
29303f5c550Swdenk 
29403f5c550Swdenk #undef CONFIG_EEPRO100
29503f5c550Swdenk #undef CONFIG_TULIP
29603f5c550Swdenk 
297bf1dfffdSMatthew McClintock #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
29903f5c550Swdenk 
30003f5c550Swdenk #endif	/* CONFIG_PCI */
30103f5c550Swdenk 
30203f5c550Swdenk #if defined(CONFIG_TSEC_ENET)
30303f5c550Swdenk 
30403f5c550Swdenk #define CONFIG_MII		1	/* MII PHY management */
305255a3577SKim Phillips #define CONFIG_TSEC1	1
306255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
307255a3577SKim Phillips #define CONFIG_TSEC2	1
308255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
30903f5c550Swdenk #define TSEC1_PHY_ADDR		0
31003f5c550Swdenk #define TSEC2_PHY_ADDR		1
31103f5c550Swdenk #define TSEC1_PHYIDX		0
31203f5c550Swdenk #define TSEC2_PHYIDX		0
3133a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
3143a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
315d9b94f28SJon Loeliger 
316d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
317d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
31803f5c550Swdenk 
31903f5c550Swdenk #endif	/* CONFIG_TSEC_ENET */
32003f5c550Swdenk 
32103f5c550Swdenk /*
32203f5c550Swdenk  * Environment
32303f5c550Swdenk  */
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3250e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3260e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
32703f5c550Swdenk 
32803f5c550Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
33003f5c550Swdenk 
3312835e518SJon Loeliger /*
332659e2f67SJon Loeliger  * BOOTP options
333659e2f67SJon Loeliger  */
334659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
335659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
336659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
337659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
338659e2f67SJon Loeliger 
33903f5c550Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
34003f5c550Swdenk 
34103f5c550Swdenk /*
34203f5c550Swdenk  * Miscellaneous configurable options
34303f5c550Swdenk  */
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
34522abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
3465be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
34803f5c550Swdenk 
34903f5c550Swdenk /*
35003f5c550Swdenk  * For booting Linux, the board info and command line data
351a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
35203f5c550Swdenk  * the maximum mapped by the Linux kernel during initialization.
35303f5c550Swdenk  */
354a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
355a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
35603f5c550Swdenk 
3572835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
35803f5c550Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
35903f5c550Swdenk #endif
36003f5c550Swdenk 
36103f5c550Swdenk /*
36203f5c550Swdenk  * Environment Configuration
36303f5c550Swdenk  */
36403f5c550Swdenk #if defined(CONFIG_TSEC_ENET)
36510327dc5SAndy Fleming #define CONFIG_HAS_ETH0
366e2ffd59bSwdenk #define CONFIG_HAS_ETH1
367e2ffd59bSwdenk #define CONFIG_HAS_ETH2
36803f5c550Swdenk #endif
36903f5c550Swdenk 
37003f5c550Swdenk #define CONFIG_IPADDR    192.168.1.253
37103f5c550Swdenk 
37203f5c550Swdenk #define CONFIG_HOSTNAME  unknown
3738b3637c6SJoe Hershberger #define CONFIG_ROOTPATH  "/nfsroot"
374b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE  "your.uImage"
37503f5c550Swdenk 
37603f5c550Swdenk #define CONFIG_SERVERIP  192.168.1.1
37703f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
37803f5c550Swdenk #define CONFIG_NETMASK   255.255.255.0
37903f5c550Swdenk 
38003f5c550Swdenk #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
38103f5c550Swdenk 
38203f5c550Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
38303f5c550Swdenk    "netdev=eth0\0"                                                      \
38403f5c550Swdenk    "consoledev=ttyS1\0"                                                 \
3858272dc2fSAndy Fleming    "ramdiskaddr=600000\0"                                               \
3868272dc2fSAndy Fleming    "ramdiskfile=your.ramdisk.u-boot\0"					\
3878272dc2fSAndy Fleming    "fdtaddr=400000\0"							\
3888272dc2fSAndy Fleming    "fdtfile=your.fdt.dtb\0"
38903f5c550Swdenk 
39003f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
39103f5c550Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
39203f5c550Swdenk       "nfsroot=$serverip:$rootpath "                                    \
39303f5c550Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
39403f5c550Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
39503f5c550Swdenk    "tftp $loadaddr $bootfile;"                                          \
3968272dc2fSAndy Fleming    "tftp $fdtaddr $fdtfile;"						\
3978272dc2fSAndy Fleming    "bootm $loadaddr - $fdtaddr"
39803f5c550Swdenk 
39903f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \
40003f5c550Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
40103f5c550Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
40203f5c550Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
40303f5c550Swdenk    "tftp $loadaddr $bootfile;"                                          \
40403f5c550Swdenk    "bootm $loadaddr $ramdiskaddr"
40503f5c550Swdenk 
40603f5c550Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
40703f5c550Swdenk 
40803f5c550Swdenk #endif	/* __CONFIG_H */
409