1d9b94f28SJon Loeliger /* 28b47d7ecSKumar Gala * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor. 3d9b94f28SJon Loeliger * 4d9b94f28SJon Loeliger * See file CREDITS for list of people who contributed to this 5d9b94f28SJon Loeliger * project. 6d9b94f28SJon Loeliger * 7d9b94f28SJon Loeliger * This program is free software; you can redistribute it and/or 8d9b94f28SJon Loeliger * modify it under the terms of the GNU General Public License as 9d9b94f28SJon Loeliger * published by the Free Software Foundation; either version 2 of 10d9b94f28SJon Loeliger * the License, or (at your option) any later version. 11d9b94f28SJon Loeliger * 12d9b94f28SJon Loeliger * This program is distributed in the hope that it will be useful, 13d9b94f28SJon Loeliger * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d9b94f28SJon Loeliger * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d9b94f28SJon Loeliger * GNU General Public License for more details. 16d9b94f28SJon Loeliger * 17d9b94f28SJon Loeliger * You should have received a copy of the GNU General Public License 18d9b94f28SJon Loeliger * along with this program; if not, write to the Free Software 19d9b94f28SJon Loeliger * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d9b94f28SJon Loeliger * MA 02111-1307 USA 21d9b94f28SJon Loeliger */ 22d9b94f28SJon Loeliger 23d9b94f28SJon Loeliger /* 24d9b94f28SJon Loeliger * mpc8548cds board configuration file 25d9b94f28SJon Loeliger * 26d9b94f28SJon Loeliger * Please refer to doc/README.mpc85xxcds for more info. 27d9b94f28SJon Loeliger * 28d9b94f28SJon Loeliger */ 29d9b94f28SJon Loeliger #ifndef __CONFIG_H 30d9b94f28SJon Loeliger #define __CONFIG_H 31d9b94f28SJon Loeliger 32d9b94f28SJon Loeliger /* High Level Configuration Options */ 33d9b94f28SJon Loeliger #define CONFIG_BOOKE 1 /* BOOKE */ 34d9b94f28SJon Loeliger #define CONFIG_E500 1 /* BOOKE e500 family */ 35d9b94f28SJon Loeliger #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 36d9b94f28SJon Loeliger #define CONFIG_MPC8548 1 /* MPC8548 specific */ 37d9b94f28SJon Loeliger #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */ 38d9b94f28SJon Loeliger 392ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 402ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 412ae18241SWolfgang Denk #endif 422ae18241SWolfgang Denk 438b47d7ecSKumar Gala #define CONFIG_SYS_SRIO 448b47d7ecSKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 458b47d7ecSKumar Gala 46f2cff6b1SEd Swarthout #define CONFIG_PCI /* enable any pci type devices */ 47f2cff6b1SEd Swarthout #define CONFIG_PCI1 /* PCI controller 1 */ 48f2cff6b1SEd Swarthout #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 49f2cff6b1SEd Swarthout #undef CONFIG_PCI2 50f2cff6b1SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 518ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 520151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 53f2cff6b1SEd Swarthout 54d9b94f28SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 55d9b94f28SJon Loeliger #define CONFIG_ENV_OVERWRITE 56f2cff6b1SEd Swarthout #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 572cfaa1aaSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 58d9b94f28SJon Loeliger 5925eedb2cSJon Loeliger #define CONFIG_FSL_VIA 6025eedb2cSJon Loeliger 61d9b94f28SJon Loeliger #ifndef __ASSEMBLY__ 62d9b94f28SJon Loeliger extern unsigned long get_clock_freq(void); 63d9b94f28SJon Loeliger #endif 64d9b94f28SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 65d9b94f28SJon Loeliger 66d9b94f28SJon Loeliger /* 67d9b94f28SJon Loeliger * These can be toggled for performance analysis, otherwise use default. 68d9b94f28SJon Loeliger */ 69d9b94f28SJon Loeliger #define CONFIG_L2_CACHE /* toggle L2 cache */ 70d9b94f28SJon Loeliger #define CONFIG_BTB /* toggle branch predition */ 71d9b94f28SJon Loeliger 72d9b94f28SJon Loeliger /* 73d9b94f28SJon Loeliger * Only possible on E500 Version 2 or newer cores. 74d9b94f28SJon Loeliger */ 75d9b94f28SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS 1 76d9b94f28SJon Loeliger 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 79d9b94f28SJon Loeliger 80e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 81e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 82d9b94f28SJon Loeliger 83e31d2c1eSJon Loeliger /* DDR Setup */ 84e31d2c1eSJon Loeliger #define CONFIG_FSL_DDR2 85e31d2c1eSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 86e31d2c1eSJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 87e31d2c1eSJon Loeliger #define CONFIG_DDR_SPD 88e31d2c1eSJon Loeliger 89867b06f4Schenhui zhao #define CONFIG_DDR_ECC 909b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 91e31d2c1eSJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 92e31d2c1eSJon Loeliger 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 95d9b94f28SJon Loeliger 96e31d2c1eSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 97e31d2c1eSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 98e31d2c1eSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 99d9b94f28SJon Loeliger 100e31d2c1eSJon Loeliger /* I2C addresses of SPD EEPROMs */ 101e31d2c1eSJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 102e31d2c1eSJon Loeliger 103e31d2c1eSJon Loeliger /* Make sure required options are set */ 104d9b94f28SJon Loeliger #ifndef CONFIG_SPD_EEPROM 105d9b94f28SJon Loeliger #error ("CONFIG_SPD_EEPROM is required") 106d9b94f28SJon Loeliger #endif 107d9b94f28SJon Loeliger 108d9b94f28SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 109*fff80975Schenhui zhao /* 110*fff80975Schenhui zhao * Physical Address Map 111*fff80975Schenhui zhao * 112*fff80975Schenhui zhao * 32bit: 113*fff80975Schenhui zhao * 0x0000_0000 0x7fff_ffff DDR 2G cacheable 114*fff80975Schenhui zhao * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable 115*fff80975Schenhui zhao * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable 116*fff80975Schenhui zhao * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable 117*fff80975Schenhui zhao * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 118*fff80975Schenhui zhao * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable 119*fff80975Schenhui zhao * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable 120*fff80975Schenhui zhao * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable 121*fff80975Schenhui zhao * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable 122*fff80975Schenhui zhao * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 123*fff80975Schenhui zhao * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 124*fff80975Schenhui zhao * 125*fff80975Schenhui zhao */ 126*fff80975Schenhui zhao 127d9b94f28SJon Loeliger 128d9b94f28SJon Loeliger /* 129d9b94f28SJon Loeliger * Local Bus Definitions 130d9b94f28SJon Loeliger */ 131d9b94f28SJon Loeliger 132d9b94f28SJon Loeliger /* 133d9b94f28SJon Loeliger * FLASH on the Local Bus 134d9b94f28SJon Loeliger * Two banks, 8M each, using the CFI driver. 135d9b94f28SJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 136d9b94f28SJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 137d9b94f28SJon Loeliger * 138d9b94f28SJon Loeliger * BR0, BR1: 139d9b94f28SJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 140d9b94f28SJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 141d9b94f28SJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 142d9b94f28SJon Loeliger * Use GPCM = BRx[24:26] = 000 143d9b94f28SJon Loeliger * Valid = BRx[31] = 1 144d9b94f28SJon Loeliger * 145d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 146d9b94f28SJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 147d9b94f28SJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 148d9b94f28SJon Loeliger * 149d9b94f28SJon Loeliger * OR0, OR1: 150d9b94f28SJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 151d9b94f28SJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 152d9b94f28SJon Loeliger * CSNT = ORx[20] = 1 153d9b94f28SJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 154d9b94f28SJon Loeliger * SCY = 6 = ORx[24:27] = 0110 155d9b94f28SJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 156d9b94f28SJon Loeliger * EAD = use external address latch delay = OR[31] = 1 157d9b94f28SJon Loeliger * 158d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 159d9b94f28SJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 160d9b94f28SJon Loeliger */ 161d9b94f28SJon Loeliger 162*fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 163*fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 164d9b94f28SJon Loeliger 165*fff80975Schenhui zhao #define CONFIG_SYS_BR0_PRELIM \ 166*fff80975Schenhui zhao (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x800000)) \ 167*fff80975Schenhui zhao | BR_PS_16 | BR_V) 168*fff80975Schenhui zhao #define CONFIG_SYS_BR1_PRELIM \ 169*fff80975Schenhui zhao (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 170d9b94f28SJon Loeliger 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 173d9b94f28SJon Loeliger 174*fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BANKS_LIST \ 175*fff80975Schenhui zhao {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS} 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 181d9b94f28SJon Loeliger 18214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 183d9b94f28SJon Loeliger 18400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 187d9b94f28SJon Loeliger 188867b06f4Schenhui zhao #define CONFIG_HWCONFIG /* enable hwconfig */ 189d9b94f28SJon Loeliger 190d9b94f28SJon Loeliger /* 191d9b94f28SJon Loeliger * SDRAM on the Local Bus 192d9b94f28SJon Loeliger */ 193*fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 194*fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 196d9b94f28SJon Loeliger 197d9b94f28SJon Loeliger /* 198d9b94f28SJon Loeliger * Base Register 2 and Option Register 2 configure SDRAM. 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 200d9b94f28SJon Loeliger * 201d9b94f28SJon Loeliger * For BR2, need: 202d9b94f28SJon Loeliger * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 203d9b94f28SJon Loeliger * port-size = 32-bits = BR2[19:20] = 11 204d9b94f28SJon Loeliger * no parity checking = BR2[21:22] = 00 205d9b94f28SJon Loeliger * SDRAM for MSEL = BR2[24:26] = 011 206d9b94f28SJon Loeliger * Valid = BR[31] = 1 207d9b94f28SJon Loeliger * 208d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 209d9b94f28SJon Loeliger * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 210d9b94f28SJon Loeliger * 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 212d9b94f28SJon Loeliger * FIXME: the top 17 bits of BR2. 213d9b94f28SJon Loeliger */ 214d9b94f28SJon Loeliger 215*fff80975Schenhui zhao #define CONFIG_SYS_BR2_PRELIM \ 216*fff80975Schenhui zhao (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \ 217*fff80975Schenhui zhao | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V) 218d9b94f28SJon Loeliger 219d9b94f28SJon Loeliger /* 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 221d9b94f28SJon Loeliger * 222d9b94f28SJon Loeliger * For OR2, need: 223d9b94f28SJon Loeliger * 64MB mask for AM, OR2[0:7] = 1111 1100 224d9b94f28SJon Loeliger * XAM, OR2[17:18] = 11 225d9b94f28SJon Loeliger * 9 columns OR2[19-21] = 010 226d9b94f28SJon Loeliger * 13 rows OR2[23-25] = 100 227d9b94f28SJon Loeliger * EAD set for extra time OR[31] = 1 228d9b94f28SJon Loeliger * 229d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 230d9b94f28SJon Loeliger * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 231d9b94f28SJon Loeliger */ 232d9b94f28SJon Loeliger 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 234d9b94f28SJon Loeliger 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 239d9b94f28SJon Loeliger 240d9b94f28SJon Loeliger /* 241d9b94f28SJon Loeliger * Common settings for all Local Bus SDRAM commands. 242d9b94f28SJon Loeliger * At run time, either BSMA1516 (for CPU 1.1) 243d9b94f28SJon Loeliger * or BSMA1617 (for CPU 1.0) (old) 244d9b94f28SJon Loeliger * is OR'ed in too. 245d9b94f28SJon Loeliger */ 246b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 247b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 248b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 249b0fe93edSKumar Gala | LSDMR_BL8 \ 250b0fe93edSKumar Gala | LSDMR_WRC4 \ 251b0fe93edSKumar Gala | LSDMR_CL3 \ 252b0fe93edSKumar Gala | LSDMR_RFEN \ 253d9b94f28SJon Loeliger ) 254d9b94f28SJon Loeliger 255d9b94f28SJon Loeliger /* 256d9b94f28SJon Loeliger * The CADMUS registers are connected to CS3 on CDS. 257d9b94f28SJon Loeliger * The new memory map places CADMUS at 0xf8000000. 258d9b94f28SJon Loeliger * 259d9b94f28SJon Loeliger * For BR3, need: 260d9b94f28SJon Loeliger * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 261d9b94f28SJon Loeliger * port-size = 8-bits = BR[19:20] = 01 262d9b94f28SJon Loeliger * no parity checking = BR[21:22] = 00 263d9b94f28SJon Loeliger * GPMC for MSEL = BR[24:26] = 000 264d9b94f28SJon Loeliger * Valid = BR[31] = 1 265d9b94f28SJon Loeliger * 266d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 267d9b94f28SJon Loeliger * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 268d9b94f28SJon Loeliger * 269d9b94f28SJon Loeliger * For OR3, need: 270d9b94f28SJon Loeliger * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 271d9b94f28SJon Loeliger * disable buffer ctrl OR[19] = 0 272d9b94f28SJon Loeliger * CSNT OR[20] = 1 273d9b94f28SJon Loeliger * ACS OR[21:22] = 11 274d9b94f28SJon Loeliger * XACS OR[23] = 1 275d9b94f28SJon Loeliger * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 276d9b94f28SJon Loeliger * SETA OR[28] = 0 277d9b94f28SJon Loeliger * TRLX OR[29] = 1 278d9b94f28SJon Loeliger * EHTR OR[30] = 1 279d9b94f28SJon Loeliger * EAD extra time OR[31] = 1 280d9b94f28SJon Loeliger * 281d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 282d9b94f28SJon Loeliger * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 283d9b94f28SJon Loeliger */ 284d9b94f28SJon Loeliger 28525eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 28625eedb2cSJon Loeliger 287d9b94f28SJon Loeliger #define CADMUS_BASE_ADDR 0xf8000000 288*fff80975Schenhui zhao #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR 289*fff80975Schenhui zhao #define CONFIG_SYS_BR3_PRELIM \ 290*fff80975Schenhui zhao (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V) 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 292d9b94f28SJon Loeliger 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 295553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 296d9b94f28SJon Loeliger 29725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 299d9b94f28SJon Loeliger 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 301867b06f4Schenhui zhao #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 302d9b94f28SJon Loeliger 303d9b94f28SJon Loeliger /* Serial Port */ 304d9b94f28SJon Loeliger #define CONFIG_CONS_INDEX 2 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 309d9b94f28SJon Loeliger 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 311d9b94f28SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 312d9b94f28SJon Loeliger 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 315d9b94f28SJon Loeliger 316d9b94f28SJon Loeliger /* Use the HUSH parser */ 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 320d9b94f28SJon Loeliger #endif 321d9b94f28SJon Loeliger 32240d5fa35SMatthew McClintock /* pass open firmware flat tree */ 323b90d2549SKumar Gala #define CONFIG_OF_LIBFDT 1 32440d5fa35SMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 325b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 32640d5fa35SMatthew McClintock 32720476726SJon Loeliger /* 32820476726SJon Loeliger * I2C 32920476726SJon Loeliger */ 33020476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 331d9b94f28SJon Loeliger #define CONFIG_HARD_I2C /* I2C with hardware support*/ 332d9b94f28SJon Loeliger #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 337d9b94f28SJon Loeliger 338e8d18541STimur Tabi /* EEPROM */ 339e8d18541STimur Tabi #define CONFIG_ID_EEPROM 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 344e8d18541STimur Tabi 345d9b94f28SJon Loeliger /* 346d9b94f28SJon Loeliger * General PCI 347362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 348d9b94f28SJon Loeliger */ 3495af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 35010795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 3515af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 353aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 3545f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 357d9b94f28SJon Loeliger 358f2cff6b1SEd Swarthout #ifdef CONFIG_PCIE1 359f5fa8f36SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot" 3605af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 36110795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 3625af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 364aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000 3655f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 368f2cff6b1SEd Swarthout #endif 36941fb7e0fSZang Roy-r61911 37041fb7e0fSZang Roy-r61911 /* 37141fb7e0fSZang Roy-r61911 * RapidIO MMU 37241fb7e0fSZang Roy-r61911 */ 373*fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000 374*fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000 3758b47d7ecSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 376d9b94f28SJon Loeliger 3777f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 3787f3f2bd2SRandy Vinson #define BRIDGE_ID 17 3797f3f2bd2SRandy Vinson #define VIA_ID 2 3807f3f2bd2SRandy Vinson #else 3817f3f2bd2SRandy Vinson #define BRIDGE_ID 28 3827f3f2bd2SRandy Vinson #define VIA_ID 4 3837f3f2bd2SRandy Vinson #endif 3847f3f2bd2SRandy Vinson 385d9b94f28SJon Loeliger #if defined(CONFIG_PCI) 386d9b94f28SJon Loeliger 387d9b94f28SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 388d9b94f28SJon Loeliger 389d9b94f28SJon Loeliger #undef CONFIG_EEPRO100 390d9b94f28SJon Loeliger #undef CONFIG_TULIP 391867b06f4Schenhui zhao #define CONFIG_E1000 /* Define e1000 pci Ethernet card */ 392d9b94f28SJon Loeliger 393867b06f4Schenhui zhao #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 394f2cff6b1SEd Swarthout 395d9b94f28SJon Loeliger #endif /* CONFIG_PCI */ 396d9b94f28SJon Loeliger 397d9b94f28SJon Loeliger 398d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET) 399d9b94f28SJon Loeliger 400d9b94f28SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 401255a3577SKim Phillips #define CONFIG_TSEC1 1 402255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC0" 403255a3577SKim Phillips #define CONFIG_TSEC2 1 404255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC1" 405255a3577SKim Phillips #define CONFIG_TSEC3 1 406255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC2" 407f2cff6b1SEd Swarthout #define CONFIG_TSEC4 408255a3577SKim Phillips #define CONFIG_TSEC4_NAME "eTSEC3" 409d9b94f28SJon Loeliger #undef CONFIG_MPC85XX_FEC 410d9b94f28SJon Loeliger 411d9b94f28SJon Loeliger #define TSEC1_PHY_ADDR 0 412d9b94f28SJon Loeliger #define TSEC2_PHY_ADDR 1 413d9b94f28SJon Loeliger #define TSEC3_PHY_ADDR 2 414d9b94f28SJon Loeliger #define TSEC4_PHY_ADDR 3 415d9b94f28SJon Loeliger 416d9b94f28SJon Loeliger #define TSEC1_PHYIDX 0 417d9b94f28SJon Loeliger #define TSEC2_PHYIDX 0 418d9b94f28SJon Loeliger #define TSEC3_PHYIDX 0 419d9b94f28SJon Loeliger #define TSEC4_PHYIDX 0 4203a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4213a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 4223a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4233a79013eSAndy Fleming #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 424d9b94f28SJon Loeliger 425d9b94f28SJon Loeliger /* Options are: eTSEC[0-3] */ 426d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "eTSEC0" 427f2cff6b1SEd Swarthout #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 428d9b94f28SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 429d9b94f28SJon Loeliger 430d9b94f28SJon Loeliger /* 431d9b94f28SJon Loeliger * Environment 432d9b94f28SJon Loeliger */ 4335a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 434867b06f4Schenhui zhao #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 435867b06f4Schenhui zhao #define CONFIG_ENV_ADDR 0xfff80000 436867b06f4Schenhui zhao #else 437867b06f4Schenhui zhao #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 438867b06f4Schenhui zhao #endif 439867b06f4Schenhui zhao #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */ 4400e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 441d9b94f28SJon Loeliger 442d9b94f28SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 444d9b94f28SJon Loeliger 4452835e518SJon Loeliger /* 446659e2f67SJon Loeliger * BOOTP options 447659e2f67SJon Loeliger */ 448659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 449659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 450659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 451659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 452659e2f67SJon Loeliger 453659e2f67SJon Loeliger 454659e2f67SJon Loeliger /* 4552835e518SJon Loeliger * Command line configuration. 4562835e518SJon Loeliger */ 4572835e518SJon Loeliger #include <config_cmd_default.h> 4582835e518SJon Loeliger 4592835e518SJon Loeliger #define CONFIG_CMD_PING 4602835e518SJon Loeliger #define CONFIG_CMD_I2C 4612835e518SJon Loeliger #define CONFIG_CMD_MII 46282ac8c97SKumar Gala #define CONFIG_CMD_ELF 4631c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4641c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 465199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 4662835e518SJon Loeliger 467d9b94f28SJon Loeliger #if defined(CONFIG_PCI) 4682835e518SJon Loeliger #define CONFIG_CMD_PCI 469d9b94f28SJon Loeliger #endif 4702835e518SJon Loeliger 471d9b94f28SJon Loeliger 472d9b94f28SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 473d9b94f28SJon Loeliger 474d9b94f28SJon Loeliger /* 475d9b94f28SJon Loeliger * Miscellaneous configurable options 476d9b94f28SJon Loeliger */ 4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 47822abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4795be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4822835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 484d9b94f28SJon Loeliger #else 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 486d9b94f28SJon Loeliger #endif 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 491d9b94f28SJon Loeliger 492d9b94f28SJon Loeliger /* 493d9b94f28SJon Loeliger * For booting Linux, the board info and command line data 494a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 495d9b94f28SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 496d9b94f28SJon Loeliger */ 497a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 498a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 499d9b94f28SJon Loeliger 5002835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 501d9b94f28SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 502d9b94f28SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 503d9b94f28SJon Loeliger #endif 504d9b94f28SJon Loeliger 505d9b94f28SJon Loeliger /* 506d9b94f28SJon Loeliger * Environment Configuration 507d9b94f28SJon Loeliger */ 508d9b94f28SJon Loeliger 509d9b94f28SJon Loeliger /* The mac addresses for all ethernet interface */ 510d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET) 51110327dc5SAndy Fleming #define CONFIG_HAS_ETH0 512d9b94f28SJon Loeliger #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 513d9b94f28SJon Loeliger #define CONFIG_HAS_ETH1 514d9b94f28SJon Loeliger #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 515d9b94f28SJon Loeliger #define CONFIG_HAS_ETH2 516d9b94f28SJon Loeliger #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 51709f3e09eSAndy Fleming #define CONFIG_HAS_ETH3 51809f3e09eSAndy Fleming #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 519d9b94f28SJon Loeliger #endif 520d9b94f28SJon Loeliger 521d9b94f28SJon Loeliger #define CONFIG_IPADDR 192.168.1.253 522d9b94f28SJon Loeliger 523d9b94f28SJon Loeliger #define CONFIG_HOSTNAME unknown 524d9b94f28SJon Loeliger #define CONFIG_ROOTPATH /nfsroot 525f2cff6b1SEd Swarthout #define CONFIG_BOOTFILE 8548cds/uImage.uboot 526f2cff6b1SEd Swarthout #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */ 527d9b94f28SJon Loeliger 528d9b94f28SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 529d9b94f28SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 530d9b94f28SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 531d9b94f28SJon Loeliger 532f2cff6b1SEd Swarthout #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 533d9b94f28SJon Loeliger 534d9b94f28SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 535d9b94f28SJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 536d9b94f28SJon Loeliger 537d9b94f28SJon Loeliger #define CONFIG_BAUDRATE 115200 538d9b94f28SJon Loeliger 539d9b94f28SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 540867b06f4Schenhui zhao "hwconfig=fsl_ddr:ecc=off\0" \ 541d9b94f28SJon Loeliger "netdev=eth0\0" \ 542f2cff6b1SEd Swarthout "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 543f2cff6b1SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 54414d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 54514d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 54614d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \ 54714d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 54814d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\ 549d9b94f28SJon Loeliger "consoledev=ttyS1\0" \ 550f2cff6b1SEd Swarthout "ramdiskaddr=2000000\0" \ 5516c543597SAndy Fleming "ramdiskfile=ramdisk.uboot\0" \ 5524bf4abb8SEd Swarthout "fdtaddr=c00000\0" \ 55322abb2d2SKumar Gala "fdtfile=mpc8548cds.dtb\0" 554d9b94f28SJon Loeliger 555d9b94f28SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 556d9b94f28SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 557d9b94f28SJon Loeliger "nfsroot=$serverip:$rootpath " \ 558d9b94f28SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 559d9b94f28SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 560d9b94f28SJon Loeliger "tftp $loadaddr $bootfile;" \ 5614bf4abb8SEd Swarthout "tftp $fdtaddr $fdtfile;" \ 5624bf4abb8SEd Swarthout "bootm $loadaddr - $fdtaddr" 5638272dc2fSAndy Fleming 564d9b94f28SJon Loeliger 565d9b94f28SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 566d9b94f28SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 567d9b94f28SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 568d9b94f28SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 569d9b94f28SJon Loeliger "tftp $loadaddr $bootfile;" \ 5704bf4abb8SEd Swarthout "tftp $fdtaddr $fdtfile;" \ 5714bf4abb8SEd Swarthout "bootm $loadaddr $ramdiskaddr $fdtaddr" 572d9b94f28SJon Loeliger 573d9b94f28SJon Loeliger #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 574d9b94f28SJon Loeliger 575d9b94f28SJon Loeliger #endif /* __CONFIG_H */ 576