xref: /rk3399_rockchip-uboot/include/configs/MPC8548CDS.h (revision b38eaec53570821043c94ad44eabcb23747d9969)
1d9b94f28SJon Loeliger /*
28b47d7ecSKumar Gala  * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
3d9b94f28SJon Loeliger  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5d9b94f28SJon Loeliger  */
6d9b94f28SJon Loeliger 
7d9b94f28SJon Loeliger /*
8d9b94f28SJon Loeliger  * mpc8548cds board configuration file
9d9b94f28SJon Loeliger  *
10d9b94f28SJon Loeliger  * Please refer to doc/README.mpc85xxcds for more info.
11d9b94f28SJon Loeliger  *
12d9b94f28SJon Loeliger  */
13d9b94f28SJon Loeliger #ifndef __CONFIG_H
14d9b94f28SJon Loeliger #define __CONFIG_H
15d9b94f28SJon Loeliger 
169ae14ca2SYork Sun #define CONFIG_DISPLAY_BOARDINFO
179ae14ca2SYork Sun 
18b76aef60Schenhui zhao #ifdef CONFIG_36BIT
19b76aef60Schenhui zhao #define CONFIG_PHYS_64BIT
20b76aef60Schenhui zhao #endif
21b76aef60Schenhui zhao 
22d9b94f28SJon Loeliger /* High Level Configuration Options */
23d9b94f28SJon Loeliger #define CONFIG_BOOKE		1	/* BOOKE */
24d9b94f28SJon Loeliger #define CONFIG_E500		1	/* BOOKE e500 family */
25d9b94f28SJon Loeliger #define CONFIG_MPC8548		1	/* MPC8548 specific */
26d9b94f28SJon Loeliger #define CONFIG_MPC8548CDS	1	/* MPC8548CDS board specific */
27d9b94f28SJon Loeliger 
282ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
292ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
302ae18241SWolfgang Denk #endif
312ae18241SWolfgang Denk 
328b47d7ecSKumar Gala #define CONFIG_SYS_SRIO
338b47d7ecSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
348b47d7ecSKumar Gala 
35f2cff6b1SEd Swarthout #define CONFIG_PCI		/* enable any pci type devices */
36f2cff6b1SEd Swarthout #define CONFIG_PCI1		/* PCI controller 1 */
37*b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		/* PCIE controller 1 (slot 1) */
38f2cff6b1SEd Swarthout #undef CONFIG_PCI2
39f2cff6b1SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
40842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
418ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
420151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
43f2cff6b1SEd Swarthout 
44d9b94f28SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
45d9b94f28SJon Loeliger #define CONFIG_ENV_OVERWRITE
46f2cff6b1SEd Swarthout #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
472cfaa1aaSKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
48d9b94f28SJon Loeliger 
4925eedb2cSJon Loeliger #define CONFIG_FSL_VIA
5025eedb2cSJon Loeliger 
51d9b94f28SJon Loeliger #ifndef __ASSEMBLY__
52d9b94f28SJon Loeliger extern unsigned long get_clock_freq(void);
53d9b94f28SJon Loeliger #endif
54d9b94f28SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_clock_freq() /* sysclk for MPC85xx */
55d9b94f28SJon Loeliger 
56d9b94f28SJon Loeliger /*
57d9b94f28SJon Loeliger  * These can be toggled for performance analysis, otherwise use default.
58d9b94f28SJon Loeliger  */
59d9b94f28SJon Loeliger #define CONFIG_L2_CACHE			/* toggle L2 cache */
60d9b94f28SJon Loeliger #define CONFIG_BTB			/* toggle branch predition */
61d9b94f28SJon Loeliger 
62d9b94f28SJon Loeliger /*
63d9b94f28SJon Loeliger  * Only possible on E500 Version 2 or newer cores.
64d9b94f28SJon Loeliger  */
65d9b94f28SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS	1
66d9b94f28SJon Loeliger 
67b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
68b76aef60Schenhui zhao #define CONFIG_ADDR_MAP
69b76aef60Schenhui zhao #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
70b76aef60Schenhui zhao #endif
71b76aef60Schenhui zhao 
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
74d9b94f28SJon Loeliger 
75e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
76e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
77d9b94f28SJon Loeliger 
78e31d2c1eSJon Loeliger /* DDR Setup */
795614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2
80e31d2c1eSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
81e31d2c1eSJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
82e31d2c1eSJon Loeliger #define CONFIG_DDR_SPD
83e31d2c1eSJon Loeliger 
84867b06f4Schenhui zhao #define CONFIG_DDR_ECC
859b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
86e31d2c1eSJon Loeliger #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
87e31d2c1eSJon Loeliger 
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
90d9b94f28SJon Loeliger 
91e31d2c1eSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS	1
92e31d2c1eSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
93e31d2c1eSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
94d9b94f28SJon Loeliger 
95e31d2c1eSJon Loeliger /* I2C addresses of SPD EEPROMs */
96e31d2c1eSJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
97e31d2c1eSJon Loeliger 
98e31d2c1eSJon Loeliger /* Make sure required options are set */
99d9b94f28SJon Loeliger #ifndef CONFIG_SPD_EEPROM
100d9b94f28SJon Loeliger #error ("CONFIG_SPD_EEPROM is required")
101d9b94f28SJon Loeliger #endif
102d9b94f28SJon Loeliger 
103d9b94f28SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
104fff80975Schenhui zhao /*
105fff80975Schenhui zhao  * Physical Address Map
106fff80975Schenhui zhao  *
107fff80975Schenhui zhao  * 32bit:
108fff80975Schenhui zhao  * 0x0000_0000	0x7fff_ffff	DDR			2G	cacheable
109fff80975Schenhui zhao  * 0x8000_0000	0x9fff_ffff	PCI1 MEM		512M	cacheable
110fff80975Schenhui zhao  * 0xa000_0000	0xbfff_ffff	PCIe MEM		512M	cacheable
111fff80975Schenhui zhao  * 0xc000_0000	0xdfff_ffff	RapidIO			512M	cacheable
112fff80975Schenhui zhao  * 0xe000_0000	0xe00f_ffff	CCSR			1M	non-cacheable
113fff80975Schenhui zhao  * 0xe200_0000	0xe20f_ffff	PCI1 IO			1M	non-cacheable
114fff80975Schenhui zhao  * 0xe300_0000	0xe30f_ffff	PCIe IO			1M	non-cacheable
115fff80975Schenhui zhao  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M	cacheable
116fff80975Schenhui zhao  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS		1M	non-cacheable
117fff80975Schenhui zhao  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M	non-cacheable
118fff80975Schenhui zhao  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M	non-cacheable
119fff80975Schenhui zhao  *
120b76aef60Schenhui zhao  * 36bit:
121b76aef60Schenhui zhao  * 0x00000_0000	0x07fff_ffff	DDR			2G	cacheable
122b76aef60Schenhui zhao  * 0xc0000_0000	0xc1fff_ffff	PCI1 MEM		512M	cacheable
123b76aef60Schenhui zhao  * 0xc2000_0000	0xc3fff_ffff	PCIe MEM		512M	cacheable
124b76aef60Schenhui zhao  * 0xc4000_0000	0xc5fff_ffff	RapidIO			512M	cacheable
125b76aef60Schenhui zhao  * 0xfe000_0000	0xfe00f_ffff	CCSR			1M	non-cacheable
126b76aef60Schenhui zhao  * 0xfe200_0000	0xfe20f_ffff	PCI1 IO			1M	non-cacheable
127b76aef60Schenhui zhao  * 0xfe300_0000	0xfe30f_ffff	PCIe IO			1M	non-cacheable
128b76aef60Schenhui zhao  * 0xff000_0000	0xff3ff_ffff	SDRAM			64M	cacheable
129b76aef60Schenhui zhao  * 0xff800_0000	0xff80f_ffff	NVRAM/CADMUS		1M	non-cacheable
130b76aef60Schenhui zhao  * 0xfff00_0000	0xfff7f_ffff	FLASH (2nd bank)	8M	non-cacheable
131b76aef60Schenhui zhao  * 0xfff80_0000	0xfffff_ffff	FLASH (boot bank)	8M	non-cacheable
132b76aef60Schenhui zhao  *
133fff80975Schenhui zhao  */
134fff80975Schenhui zhao 
135d9b94f28SJon Loeliger /*
136d9b94f28SJon Loeliger  * Local Bus Definitions
137d9b94f28SJon Loeliger  */
138d9b94f28SJon Loeliger 
139d9b94f28SJon Loeliger /*
140d9b94f28SJon Loeliger  * FLASH on the Local Bus
141d9b94f28SJon Loeliger  * Two banks, 8M each, using the CFI driver.
142d9b94f28SJon Loeliger  * Boot from BR0/OR0 bank at 0xff00_0000
143d9b94f28SJon Loeliger  * Alternate BR1/OR1 bank at 0xff80_0000
144d9b94f28SJon Loeliger  *
145d9b94f28SJon Loeliger  * BR0, BR1:
146d9b94f28SJon Loeliger  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
147d9b94f28SJon Loeliger  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
148d9b94f28SJon Loeliger  *    Port Size = 16 bits = BRx[19:20] = 10
149d9b94f28SJon Loeliger  *    Use GPCM = BRx[24:26] = 000
150d9b94f28SJon Loeliger  *    Valid = BRx[31] = 1
151d9b94f28SJon Loeliger  *
152d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
153d9b94f28SJon Loeliger  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001	 BR0
154d9b94f28SJon Loeliger  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001	 BR1
155d9b94f28SJon Loeliger  *
156d9b94f28SJon Loeliger  * OR0, OR1:
157d9b94f28SJon Loeliger  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
158d9b94f28SJon Loeliger  *    Reserved ORx[17:18] = 11, confusion here?
159d9b94f28SJon Loeliger  *    CSNT = ORx[20] = 1
160d9b94f28SJon Loeliger  *    ACS = half cycle delay = ORx[21:22] = 11
161d9b94f28SJon Loeliger  *    SCY = 6 = ORx[24:27] = 0110
162d9b94f28SJon Loeliger  *    TRLX = use relaxed timing = ORx[29] = 1
163d9b94f28SJon Loeliger  *    EAD = use external address latch delay = OR[31] = 1
164d9b94f28SJon Loeliger  *
165d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
166d9b94f28SJon Loeliger  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65	 ORx
167d9b94f28SJon Loeliger  */
168d9b94f28SJon Loeliger 
169fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
170b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
171b76aef60Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS	0xfff000000ull
172b76aef60Schenhui zhao #else
173fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
174b76aef60Schenhui zhao #endif
175d9b94f28SJon Loeliger 
176fff80975Schenhui zhao #define CONFIG_SYS_BR0_PRELIM \
1777ee41107STimur Tabi 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
178fff80975Schenhui zhao #define CONFIG_SYS_BR1_PRELIM \
179fff80975Schenhui zhao 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
180d9b94f28SJon Loeliger 
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR0_PRELIM		0xff806e65
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR1_PRELIM		0xff806e65
183d9b94f28SJon Loeliger 
184fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BANKS_LIST \
185fff80975Schenhui zhao 	{CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
191d9b94f28SJon Loeliger 
19214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
193d9b94f28SJon Loeliger 
19400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
197d9b94f28SJon Loeliger 
198867b06f4Schenhui zhao #define CONFIG_HWCONFIG			/* enable hwconfig */
199d9b94f28SJon Loeliger 
200d9b94f28SJon Loeliger /*
201d9b94f28SJon Loeliger  * SDRAM on the Local Bus
202d9b94f28SJon Loeliger  */
203fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
204b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
205b76aef60Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS	0xff0000000ull
206b76aef60Schenhui zhao #else
207fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS	CONFIG_SYS_LBC_SDRAM_BASE
208b76aef60Schenhui zhao #endif
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
210d9b94f28SJon Loeliger 
211d9b94f28SJon Loeliger /*
212d9b94f28SJon Loeliger  * Base Register 2 and Option Register 2 configure SDRAM.
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
214d9b94f28SJon Loeliger  *
215d9b94f28SJon Loeliger  * For BR2, need:
216d9b94f28SJon Loeliger  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
217d9b94f28SJon Loeliger  *    port-size = 32-bits = BR2[19:20] = 11
218d9b94f28SJon Loeliger  *    no parity checking = BR2[21:22] = 00
219d9b94f28SJon Loeliger  *    SDRAM for MSEL = BR2[24:26] = 011
220d9b94f28SJon Loeliger  *    Valid = BR[31] = 1
221d9b94f28SJon Loeliger  *
222d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
223d9b94f28SJon Loeliger  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
224d9b94f28SJon Loeliger  *
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
226d9b94f28SJon Loeliger  * FIXME: the top 17 bits of BR2.
227d9b94f28SJon Loeliger  */
228d9b94f28SJon Loeliger 
229fff80975Schenhui zhao #define CONFIG_SYS_BR2_PRELIM \
230fff80975Schenhui zhao 	(BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
231fff80975Schenhui zhao 	| BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
232d9b94f28SJon Loeliger 
233d9b94f28SJon Loeliger /*
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
235d9b94f28SJon Loeliger  *
236d9b94f28SJon Loeliger  * For OR2, need:
237d9b94f28SJon Loeliger  *    64MB mask for AM, OR2[0:7] = 1111 1100
238d9b94f28SJon Loeliger  *		   XAM, OR2[17:18] = 11
239d9b94f28SJon Loeliger  *    9 columns OR2[19-21] = 010
240d9b94f28SJon Loeliger  *    13 rows	OR2[23-25] = 100
241d9b94f28SJon Loeliger  *    EAD set for extra time OR[31] = 1
242d9b94f28SJon Loeliger  *
243d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
244d9b94f28SJon Loeliger  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
245d9b94f28SJon Loeliger  */
246d9b94f28SJon Loeliger 
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
248d9b94f28SJon Loeliger 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004	/* LB clock ratio reg */
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000	/* LB config reg */
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000	/* LB sdram refresh timer */
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000	/* LB refresh timer prescal*/
253d9b94f28SJon Loeliger 
254d9b94f28SJon Loeliger /*
255d9b94f28SJon Loeliger  * Common settings for all Local Bus SDRAM commands.
256d9b94f28SJon Loeliger  * At run time, either BSMA1516 (for CPU 1.1)
257d9b94f28SJon Loeliger  *		    or BSMA1617 (for CPU 1.0) (old)
258d9b94f28SJon Loeliger  * is OR'ed in too.
259d9b94f28SJon Loeliger  */
260b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
261b0fe93edSKumar Gala 				| LSDMR_PRETOACT7	\
262b0fe93edSKumar Gala 				| LSDMR_ACTTORW7	\
263b0fe93edSKumar Gala 				| LSDMR_BL8		\
264b0fe93edSKumar Gala 				| LSDMR_WRC4		\
265b0fe93edSKumar Gala 				| LSDMR_CL3		\
266b0fe93edSKumar Gala 				| LSDMR_RFEN		\
267d9b94f28SJon Loeliger 				)
268d9b94f28SJon Loeliger 
269d9b94f28SJon Loeliger /*
270d9b94f28SJon Loeliger  * The CADMUS registers are connected to CS3 on CDS.
271d9b94f28SJon Loeliger  * The new memory map places CADMUS at 0xf8000000.
272d9b94f28SJon Loeliger  *
273d9b94f28SJon Loeliger  * For BR3, need:
274d9b94f28SJon Loeliger  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
275d9b94f28SJon Loeliger  *    port-size = 8-bits  = BR[19:20] = 01
276d9b94f28SJon Loeliger  *    no parity checking  = BR[21:22] = 00
277d9b94f28SJon Loeliger  *    GPMC for MSEL	  = BR[24:26] = 000
278d9b94f28SJon Loeliger  *    Valid		  = BR[31]    = 1
279d9b94f28SJon Loeliger  *
280d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
281d9b94f28SJon Loeliger  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
282d9b94f28SJon Loeliger  *
283d9b94f28SJon Loeliger  * For OR3, need:
284d9b94f28SJon Loeliger  *    1 MB mask for AM,	  OR[0:16]  = 1111 1111 1111 0000 0
285d9b94f28SJon Loeliger  *    disable buffer ctrl OR[19]    = 0
286d9b94f28SJon Loeliger  *    CSNT		  OR[20]    = 1
287d9b94f28SJon Loeliger  *    ACS		  OR[21:22] = 11
288d9b94f28SJon Loeliger  *    XACS		  OR[23]    = 1
289d9b94f28SJon Loeliger  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
290d9b94f28SJon Loeliger  *    SETA		  OR[28]    = 0
291d9b94f28SJon Loeliger  *    TRLX		  OR[29]    = 1
292d9b94f28SJon Loeliger  *    EHTR		  OR[30]    = 1
293d9b94f28SJon Loeliger  *    EAD extra time	  OR[31]    = 1
294d9b94f28SJon Loeliger  *
295d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
296d9b94f28SJon Loeliger  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
297d9b94f28SJon Loeliger  */
298d9b94f28SJon Loeliger 
29925eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS
30025eedb2cSJon Loeliger 
301d9b94f28SJon Loeliger #define CADMUS_BASE_ADDR 0xf8000000
302b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
303b76aef60Schenhui zhao #define CADMUS_BASE_ADDR_PHYS	0xff8000000ull
304b76aef60Schenhui zhao #else
305fff80975Schenhui zhao #define CADMUS_BASE_ADDR_PHYS	CADMUS_BASE_ADDR
306b76aef60Schenhui zhao #endif
307fff80975Schenhui zhao #define CONFIG_SYS_BR3_PRELIM \
308fff80975Schenhui zhao 	(BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM	 0xfff00ff7
310d9b94f28SJon Loeliger 
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
313553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
314d9b94f28SJon Loeliger 
31525ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
317d9b94f28SJon Loeliger 
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
319867b06f4Schenhui zhao #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
320d9b94f28SJon Loeliger 
321d9b94f28SJon Loeliger /* Serial Port */
322d9b94f28SJon Loeliger #define CONFIG_CONS_INDEX	2
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
326d9b94f28SJon Loeliger 
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
328d9b94f28SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
329d9b94f28SJon Loeliger 
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
332d9b94f28SJon Loeliger 
33320476726SJon Loeliger /*
33420476726SJon Loeliger  * I2C
33520476726SJon Loeliger  */
33600f792e0SHeiko Schocher #define CONFIG_SYS_I2C
33700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
33800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
33900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
34000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
34100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
342d9b94f28SJon Loeliger 
343e8d18541STimur Tabi /* EEPROM */
344e8d18541STimur Tabi #define CONFIG_ID_EEPROM
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
349e8d18541STimur Tabi 
350d9b94f28SJon Loeliger /*
351d9b94f28SJon Loeliger  * General PCI
352362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
353d9b94f28SJon Loeliger  */
3545af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
355b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
356b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_BUS		0xe0000000
357b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
358b76aef60Schenhui zhao #else
35910795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
3605af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
361b76aef60Schenhui zhao #endif
3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
363aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
3645f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
365b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
366b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
367b76aef60Schenhui zhao #else
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
369b76aef60Schenhui zhao #endif
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
371d9b94f28SJon Loeliger 
372f2cff6b1SEd Swarthout #ifdef CONFIG_PCIE1
373f5fa8f36SKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot"
3745af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
375b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
376b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
377b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc20000000ull
378b76aef60Schenhui zhao #else
37910795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
3805af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
381b76aef60Schenhui zhao #endif
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
383aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xe3000000
3845f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
385b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
386b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_IO_PHYS        0xfe3000000ull
387b76aef60Schenhui zhao #else
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
389b76aef60Schenhui zhao #endif
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/*   1M */
391f2cff6b1SEd Swarthout #endif
39241fb7e0fSZang Roy-r61911 
39341fb7e0fSZang Roy-r61911 /*
39441fb7e0fSZang Roy-r61911  * RapidIO MMU
39541fb7e0fSZang Roy-r61911  */
396fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_VIRT	0xc0000000
397b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
398b76aef60Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc40000000ull
399b76aef60Schenhui zhao #else
400fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc0000000
401b76aef60Schenhui zhao #endif
4028b47d7ecSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
403d9b94f28SJon Loeliger 
4047f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY
4057f3f2bd2SRandy Vinson #define BRIDGE_ID 17
4067f3f2bd2SRandy Vinson #define VIA_ID 2
4077f3f2bd2SRandy Vinson #else
4087f3f2bd2SRandy Vinson #define BRIDGE_ID 28
4097f3f2bd2SRandy Vinson #define VIA_ID 4
4107f3f2bd2SRandy Vinson #endif
4117f3f2bd2SRandy Vinson 
412d9b94f28SJon Loeliger #if defined(CONFIG_PCI)
413d9b94f28SJon Loeliger 
414d9b94f28SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
415d9b94f28SJon Loeliger 
416d9b94f28SJon Loeliger #undef CONFIG_EEPRO100
417d9b94f28SJon Loeliger #undef CONFIG_TULIP
418d9b94f28SJon Loeliger 
419867b06f4Schenhui zhao #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
420f2cff6b1SEd Swarthout 
421d9b94f28SJon Loeliger #endif	/* CONFIG_PCI */
422d9b94f28SJon Loeliger 
423d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET)
424d9b94f28SJon Loeliger 
425d9b94f28SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
426255a3577SKim Phillips #define CONFIG_TSEC1	1
427255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC0"
428255a3577SKim Phillips #define CONFIG_TSEC2	1
429255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC1"
430255a3577SKim Phillips #define CONFIG_TSEC3	1
431255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC2"
432f2cff6b1SEd Swarthout #define CONFIG_TSEC4
433255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC3"
434d9b94f28SJon Loeliger #undef CONFIG_MPC85XX_FEC
435d9b94f28SJon Loeliger 
436d3701228Schenhui zhao #define CONFIG_PHY_MARVELL
437d3701228Schenhui zhao 
438d9b94f28SJon Loeliger #define TSEC1_PHY_ADDR		0
439d9b94f28SJon Loeliger #define TSEC2_PHY_ADDR		1
440d9b94f28SJon Loeliger #define TSEC3_PHY_ADDR		2
441d9b94f28SJon Loeliger #define TSEC4_PHY_ADDR		3
442d9b94f28SJon Loeliger 
443d9b94f28SJon Loeliger #define TSEC1_PHYIDX		0
444d9b94f28SJon Loeliger #define TSEC2_PHYIDX		0
445d9b94f28SJon Loeliger #define TSEC3_PHYIDX		0
446d9b94f28SJon Loeliger #define TSEC4_PHYIDX		0
4473a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
4483a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
4493a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4503a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
451d9b94f28SJon Loeliger 
452d9b94f28SJon Loeliger /* Options are: eTSEC[0-3] */
453d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC0"
454f2cff6b1SEd Swarthout #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
455d9b94f28SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
456d9b94f28SJon Loeliger 
457d9b94f28SJon Loeliger /*
458d9b94f28SJon Loeliger  * Environment
459d9b94f28SJon Loeliger  */
4605a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
461867b06f4Schenhui zhao #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
462867b06f4Schenhui zhao #define CONFIG_ENV_ADDR	0xfff80000
463867b06f4Schenhui zhao #else
464867b06f4Schenhui zhao #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
465867b06f4Schenhui zhao #endif
466867b06f4Schenhui zhao #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K for env */
4670e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
468d9b94f28SJon Loeliger 
469d9b94f28SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
471d9b94f28SJon Loeliger 
4722835e518SJon Loeliger /*
473659e2f67SJon Loeliger  * BOOTP options
474659e2f67SJon Loeliger  */
475659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
476659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
477659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
478659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
479659e2f67SJon Loeliger 
480659e2f67SJon Loeliger /*
4812835e518SJon Loeliger  * Command line configuration.
4822835e518SJon Loeliger  */
4831c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
484199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
4852835e518SJon Loeliger 
486d9b94f28SJon Loeliger #if defined(CONFIG_PCI)
4872835e518SJon Loeliger     #define CONFIG_CMD_PCI
488d9b94f28SJon Loeliger #endif
4892835e518SJon Loeliger 
490d9b94f28SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
491d9b94f28SJon Loeliger 
492d9b94f28SJon Loeliger /*
493d9b94f28SJon Loeliger  * Miscellaneous configurable options
494d9b94f28SJon Loeliger  */
4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
49622abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4975be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4992835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
501d9b94f28SJon Loeliger #else
5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
503d9b94f28SJon Loeliger #endif
5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
507d9b94f28SJon Loeliger 
508d9b94f28SJon Loeliger /*
509d9b94f28SJon Loeliger  * For booting Linux, the board info and command line data
510a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
511d9b94f28SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
512d9b94f28SJon Loeliger  */
513a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
514a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
515d9b94f28SJon Loeliger 
5162835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
517d9b94f28SJon Loeliger #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
518d9b94f28SJon Loeliger #endif
519d9b94f28SJon Loeliger 
520d9b94f28SJon Loeliger /*
521d9b94f28SJon Loeliger  * Environment Configuration
522d9b94f28SJon Loeliger  */
523d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET)
52410327dc5SAndy Fleming #define CONFIG_HAS_ETH0
525d9b94f28SJon Loeliger #define CONFIG_HAS_ETH1
526d9b94f28SJon Loeliger #define CONFIG_HAS_ETH2
52709f3e09eSAndy Fleming #define CONFIG_HAS_ETH3
528d9b94f28SJon Loeliger #endif
529d9b94f28SJon Loeliger 
530d9b94f28SJon Loeliger #define CONFIG_IPADDR	 192.168.1.253
531d9b94f28SJon Loeliger 
532d9b94f28SJon Loeliger #define CONFIG_HOSTNAME	 unknown
5338b3637c6SJoe Hershberger #define CONFIG_ROOTPATH	 "/nfsroot"
534b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "8548cds/uImage.uboot"
535f2cff6b1SEd Swarthout #define CONFIG_UBOOTPATH	8548cds/u-boot.bin	/* TFTP server */
536d9b94f28SJon Loeliger 
537d9b94f28SJon Loeliger #define CONFIG_SERVERIP	 192.168.1.1
538d9b94f28SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1
539d9b94f28SJon Loeliger #define CONFIG_NETMASK	 255.255.255.0
540d9b94f28SJon Loeliger 
541f2cff6b1SEd Swarthout #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
542d9b94f28SJon Loeliger 
543d9b94f28SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
544d9b94f28SJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
545d9b94f28SJon Loeliger 
546d9b94f28SJon Loeliger #define CONFIG_BAUDRATE	115200
547d9b94f28SJon Loeliger 
548d9b94f28SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS		\
549867b06f4Schenhui zhao 	"hwconfig=fsl_ddr:ecc=off\0"		\
550d9b94f28SJon Loeliger 	"netdev=eth0\0"				\
5515368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
552f2cff6b1SEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "	\
5535368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
5545368c55dSMarek Vasut 			" +$filesize; "	\
5555368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
5565368c55dSMarek Vasut 			" +$filesize; "	\
5575368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
5585368c55dSMarek Vasut 			" $filesize; "	\
5595368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
5605368c55dSMarek Vasut 			" +$filesize; "	\
5615368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
5625368c55dSMarek Vasut 			" $filesize\0"	\
563d9b94f28SJon Loeliger 	"consoledev=ttyS1\0"			\
564f2cff6b1SEd Swarthout 	"ramdiskaddr=2000000\0"			\
5656c543597SAndy Fleming 	"ramdiskfile=ramdisk.uboot\0"		\
5664bf4abb8SEd Swarthout 	"fdtaddr=c00000\0"			\
56722abb2d2SKumar Gala 	"fdtfile=mpc8548cds.dtb\0"
568d9b94f28SJon Loeliger 
569d9b94f28SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
570d9b94f28SJon Loeliger    "setenv bootargs root=/dev/nfs rw "					\
571d9b94f28SJon Loeliger       "nfsroot=$serverip:$rootpath "					\
572d9b94f28SJon Loeliger       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
573d9b94f28SJon Loeliger       "console=$consoledev,$baudrate $othbootargs;"			\
574d9b94f28SJon Loeliger    "tftp $loadaddr $bootfile;"						\
5754bf4abb8SEd Swarthout    "tftp $fdtaddr $fdtfile;"						\
5764bf4abb8SEd Swarthout    "bootm $loadaddr - $fdtaddr"
5778272dc2fSAndy Fleming 
578d9b94f28SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \
579d9b94f28SJon Loeliger    "setenv bootargs root=/dev/ram rw "					\
580d9b94f28SJon Loeliger       "console=$consoledev,$baudrate $othbootargs;"			\
581d9b94f28SJon Loeliger    "tftp $ramdiskaddr $ramdiskfile;"					\
582d9b94f28SJon Loeliger    "tftp $loadaddr $bootfile;"						\
5834bf4abb8SEd Swarthout    "tftp $fdtaddr $fdtfile;"						\
5844bf4abb8SEd Swarthout    "bootm $loadaddr $ramdiskaddr $fdtaddr"
585d9b94f28SJon Loeliger 
586d9b94f28SJon Loeliger #define CONFIG_BOOTCOMMAND	CONFIG_NFSBOOTCOMMAND
587d9b94f28SJon Loeliger 
588d9b94f28SJon Loeliger #endif	/* __CONFIG_H */
589