1d9b94f28SJon Loeliger /* 2f2cff6b1SEd Swarthout * Copyright 2004, 2007 Freescale Semiconductor. 3d9b94f28SJon Loeliger * 4d9b94f28SJon Loeliger * See file CREDITS for list of people who contributed to this 5d9b94f28SJon Loeliger * project. 6d9b94f28SJon Loeliger * 7d9b94f28SJon Loeliger * This program is free software; you can redistribute it and/or 8d9b94f28SJon Loeliger * modify it under the terms of the GNU General Public License as 9d9b94f28SJon Loeliger * published by the Free Software Foundation; either version 2 of 10d9b94f28SJon Loeliger * the License, or (at your option) any later version. 11d9b94f28SJon Loeliger * 12d9b94f28SJon Loeliger * This program is distributed in the hope that it will be useful, 13d9b94f28SJon Loeliger * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d9b94f28SJon Loeliger * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d9b94f28SJon Loeliger * GNU General Public License for more details. 16d9b94f28SJon Loeliger * 17d9b94f28SJon Loeliger * You should have received a copy of the GNU General Public License 18d9b94f28SJon Loeliger * along with this program; if not, write to the Free Software 19d9b94f28SJon Loeliger * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d9b94f28SJon Loeliger * MA 02111-1307 USA 21d9b94f28SJon Loeliger */ 22d9b94f28SJon Loeliger 23d9b94f28SJon Loeliger /* 24d9b94f28SJon Loeliger * mpc8548cds board configuration file 25d9b94f28SJon Loeliger * 26d9b94f28SJon Loeliger * Please refer to doc/README.mpc85xxcds for more info. 27d9b94f28SJon Loeliger * 28d9b94f28SJon Loeliger */ 29d9b94f28SJon Loeliger #ifndef __CONFIG_H 30d9b94f28SJon Loeliger #define __CONFIG_H 31d9b94f28SJon Loeliger 32d9b94f28SJon Loeliger /* High Level Configuration Options */ 33d9b94f28SJon Loeliger #define CONFIG_BOOKE 1 /* BOOKE */ 34d9b94f28SJon Loeliger #define CONFIG_E500 1 /* BOOKE e500 family */ 35d9b94f28SJon Loeliger #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 36d9b94f28SJon Loeliger #define CONFIG_MPC8548 1 /* MPC8548 specific */ 37d9b94f28SJon Loeliger #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */ 38d9b94f28SJon Loeliger 39f2cff6b1SEd Swarthout #define CONFIG_PCI /* enable any pci type devices */ 40f2cff6b1SEd Swarthout #define CONFIG_PCI1 /* PCI controller 1 */ 41f2cff6b1SEd Swarthout #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 42f2cff6b1SEd Swarthout #undef CONFIG_RIO 43f2cff6b1SEd Swarthout #undef CONFIG_PCI2 44f2cff6b1SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 458ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 460151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 47f2cff6b1SEd Swarthout 48d9b94f28SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 49d9b94f28SJon Loeliger #define CONFIG_ENV_OVERWRITE 50f2cff6b1SEd Swarthout #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 512cfaa1aaSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 52d9b94f28SJon Loeliger 5325eedb2cSJon Loeliger #define CONFIG_FSL_VIA 5425eedb2cSJon Loeliger 55d9b94f28SJon Loeliger /* 56d9b94f28SJon Loeliger * When initializing flash, if we cannot find the manufacturer ID, 57d9b94f28SJon Loeliger * assume this is the AMD flash associated with the CDS board. 58d9b94f28SJon Loeliger * This allows booting from a promjet. 59d9b94f28SJon Loeliger */ 60d9b94f28SJon Loeliger #define CONFIG_ASSUME_AMD_FLASH 61d9b94f28SJon Loeliger 62d9b94f28SJon Loeliger #ifndef __ASSEMBLY__ 63d9b94f28SJon Loeliger extern unsigned long get_clock_freq(void); 64d9b94f28SJon Loeliger #endif 65d9b94f28SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 66d9b94f28SJon Loeliger 67d9b94f28SJon Loeliger /* 68d9b94f28SJon Loeliger * These can be toggled for performance analysis, otherwise use default. 69d9b94f28SJon Loeliger */ 70d9b94f28SJon Loeliger #define CONFIG_L2_CACHE /* toggle L2 cache */ 71d9b94f28SJon Loeliger #define CONFIG_BTB /* toggle branch predition */ 72d9b94f28SJon Loeliger #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 73f2cff6b1SEd Swarthout #define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */ 74d9b94f28SJon Loeliger 75d9b94f28SJon Loeliger /* 76d9b94f28SJon Loeliger * Only possible on E500 Version 2 or newer cores. 77d9b94f28SJon Loeliger */ 78d9b94f28SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS 1 79d9b94f28SJon Loeliger 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 82d9b94f28SJon Loeliger 83d9b94f28SJon Loeliger /* 84d9b94f28SJon Loeliger * Base addresses -- Note these are effective addresses where the 85d9b94f28SJon Loeliger * actual resources get mapped (not physical addresses) 86d9b94f28SJon Loeliger */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 91d9b94f28SJon Loeliger 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 95f2cff6b1SEd Swarthout 96e31d2c1eSJon Loeliger /* DDR Setup */ 97e31d2c1eSJon Loeliger #define CONFIG_FSL_DDR2 98e31d2c1eSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 99e31d2c1eSJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 100e31d2c1eSJon Loeliger #define CONFIG_DDR_SPD 101e31d2c1eSJon Loeliger #define CONFIG_DDR_DLL /* possible DLL fix needed */ 102e31d2c1eSJon Loeliger 103*9b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 104e31d2c1eSJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 105e31d2c1eSJon Loeliger 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 108d9b94f28SJon Loeliger 109e31d2c1eSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 110e31d2c1eSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 111e31d2c1eSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 112d9b94f28SJon Loeliger 113e31d2c1eSJon Loeliger /* I2C addresses of SPD EEPROMs */ 114e31d2c1eSJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 115e31d2c1eSJon Loeliger 116e31d2c1eSJon Loeliger /* Make sure required options are set */ 117d9b94f28SJon Loeliger #ifndef CONFIG_SPD_EEPROM 118d9b94f28SJon Loeliger #error ("CONFIG_SPD_EEPROM is required") 119d9b94f28SJon Loeliger #endif 120d9b94f28SJon Loeliger 121d9b94f28SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 122d9b94f28SJon Loeliger 123d9b94f28SJon Loeliger /* 124d9b94f28SJon Loeliger * Local Bus Definitions 125d9b94f28SJon Loeliger */ 126d9b94f28SJon Loeliger 127d9b94f28SJon Loeliger /* 128d9b94f28SJon Loeliger * FLASH on the Local Bus 129d9b94f28SJon Loeliger * Two banks, 8M each, using the CFI driver. 130d9b94f28SJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 131d9b94f28SJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 132d9b94f28SJon Loeliger * 133d9b94f28SJon Loeliger * BR0, BR1: 134d9b94f28SJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 135d9b94f28SJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 136d9b94f28SJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 137d9b94f28SJon Loeliger * Use GPCM = BRx[24:26] = 000 138d9b94f28SJon Loeliger * Valid = BRx[31] = 1 139d9b94f28SJon Loeliger * 140d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 141d9b94f28SJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 142d9b94f28SJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 143d9b94f28SJon Loeliger * 144d9b94f28SJon Loeliger * OR0, OR1: 145d9b94f28SJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 146d9b94f28SJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 147d9b94f28SJon Loeliger * CSNT = ORx[20] = 1 148d9b94f28SJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 149d9b94f28SJon Loeliger * SCY = 6 = ORx[24:27] = 0110 150d9b94f28SJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 151d9b94f28SJon Loeliger * EAD = use external address latch delay = OR[31] = 1 152d9b94f28SJon Loeliger * 153d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 154d9b94f28SJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 155d9b94f28SJon Loeliger */ 156d9b94f28SJon Loeliger 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK 0xff000000 /* boot TLB block */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 16M */ 159d9b94f28SJon Loeliger 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xff001001 162d9b94f28SJon Loeliger 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 165d9b94f28SJon Loeliger 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 172d9b94f28SJon Loeliger 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 174d9b94f28SJon Loeliger 17500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 178d9b94f28SJon Loeliger 179d9b94f28SJon Loeliger 180d9b94f28SJon Loeliger /* 181d9b94f28SJon Loeliger * SDRAM on the Local Bus 182d9b94f28SJon Loeliger */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_CACHE_SIZE 64 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_SIZE 64 187f2cff6b1SEd Swarthout 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE CONFIG_SYS_LBC_CACHE_BASE /* Localbus SDRAM */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 190d9b94f28SJon Loeliger 191d9b94f28SJon Loeliger /* 192d9b94f28SJon Loeliger * Base Register 2 and Option Register 2 configure SDRAM. 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 194d9b94f28SJon Loeliger * 195d9b94f28SJon Loeliger * For BR2, need: 196d9b94f28SJon Loeliger * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 197d9b94f28SJon Loeliger * port-size = 32-bits = BR2[19:20] = 11 198d9b94f28SJon Loeliger * no parity checking = BR2[21:22] = 00 199d9b94f28SJon Loeliger * SDRAM for MSEL = BR2[24:26] = 011 200d9b94f28SJon Loeliger * Valid = BR[31] = 1 201d9b94f28SJon Loeliger * 202d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 203d9b94f28SJon Loeliger * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 204d9b94f28SJon Loeliger * 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 206d9b94f28SJon Loeliger * FIXME: the top 17 bits of BR2. 207d9b94f28SJon Loeliger */ 208d9b94f28SJon Loeliger 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 210d9b94f28SJon Loeliger 211d9b94f28SJon Loeliger /* 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 213d9b94f28SJon Loeliger * 214d9b94f28SJon Loeliger * For OR2, need: 215d9b94f28SJon Loeliger * 64MB mask for AM, OR2[0:7] = 1111 1100 216d9b94f28SJon Loeliger * XAM, OR2[17:18] = 11 217d9b94f28SJon Loeliger * 9 columns OR2[19-21] = 010 218d9b94f28SJon Loeliger * 13 rows OR2[23-25] = 100 219d9b94f28SJon Loeliger * EAD set for extra time OR[31] = 1 220d9b94f28SJon Loeliger * 221d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 222d9b94f28SJon Loeliger * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 223d9b94f28SJon Loeliger */ 224d9b94f28SJon Loeliger 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 226d9b94f28SJon Loeliger 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 231d9b94f28SJon Loeliger 232d9b94f28SJon Loeliger /* 233d9b94f28SJon Loeliger * LSDMR masks 234d9b94f28SJon Loeliger */ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1)) 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23)) 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27)) 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31)) 245d9b94f28SJon Loeliger 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 254d9b94f28SJon Loeliger 255d9b94f28SJon Loeliger /* 256d9b94f28SJon Loeliger * Common settings for all Local Bus SDRAM commands. 257d9b94f28SJon Loeliger * At run time, either BSMA1516 (for CPU 1.1) 258d9b94f28SJon Loeliger * or BSMA1617 (for CPU 1.0) (old) 259d9b94f28SJon Loeliger * is OR'ed in too. 260d9b94f28SJon Loeliger */ 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \ 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \ 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_BL8 \ 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_WRC4 \ 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_CL3 \ 2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_RFEN \ 268d9b94f28SJon Loeliger ) 269d9b94f28SJon Loeliger 270d9b94f28SJon Loeliger /* 271d9b94f28SJon Loeliger * The CADMUS registers are connected to CS3 on CDS. 272d9b94f28SJon Loeliger * The new memory map places CADMUS at 0xf8000000. 273d9b94f28SJon Loeliger * 274d9b94f28SJon Loeliger * For BR3, need: 275d9b94f28SJon Loeliger * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 276d9b94f28SJon Loeliger * port-size = 8-bits = BR[19:20] = 01 277d9b94f28SJon Loeliger * no parity checking = BR[21:22] = 00 278d9b94f28SJon Loeliger * GPMC for MSEL = BR[24:26] = 000 279d9b94f28SJon Loeliger * Valid = BR[31] = 1 280d9b94f28SJon Loeliger * 281d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 282d9b94f28SJon Loeliger * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 283d9b94f28SJon Loeliger * 284d9b94f28SJon Loeliger * For OR3, need: 285d9b94f28SJon Loeliger * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 286d9b94f28SJon Loeliger * disable buffer ctrl OR[19] = 0 287d9b94f28SJon Loeliger * CSNT OR[20] = 1 288d9b94f28SJon Loeliger * ACS OR[21:22] = 11 289d9b94f28SJon Loeliger * XACS OR[23] = 1 290d9b94f28SJon Loeliger * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 291d9b94f28SJon Loeliger * SETA OR[28] = 0 292d9b94f28SJon Loeliger * TRLX OR[29] = 1 293d9b94f28SJon Loeliger * EHTR OR[30] = 1 294d9b94f28SJon Loeliger * EAD extra time OR[31] = 1 295d9b94f28SJon Loeliger * 296d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 297d9b94f28SJon Loeliger * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 298d9b94f28SJon Loeliger */ 299d9b94f28SJon Loeliger 30025eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 30125eedb2cSJon Loeliger 302d9b94f28SJon Loeliger #define CADMUS_BASE_ADDR 0xf8000000 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8000801 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 305d9b94f28SJon Loeliger 306d9b94f28SJon Loeliger #define CONFIG_L1_INIT_RAM 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ 310d9b94f28SJon Loeliger 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */ 312f2cff6b1SEd Swarthout 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 316d9b94f28SJon Loeliger 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 319d9b94f28SJon Loeliger 320d9b94f28SJon Loeliger /* Serial Port */ 321d9b94f28SJon Loeliger #define CONFIG_CONS_INDEX 2 322d9b94f28SJon Loeliger #undef CONFIG_SERIAL_SOFTWARE_FIFO 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 327d9b94f28SJon Loeliger 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 329d9b94f28SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 330d9b94f28SJon Loeliger 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 333d9b94f28SJon Loeliger 334d9b94f28SJon Loeliger /* Use the HUSH parser */ 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 338d9b94f28SJon Loeliger #endif 339d9b94f28SJon Loeliger 34040d5fa35SMatthew McClintock /* pass open firmware flat tree */ 341b90d2549SKumar Gala #define CONFIG_OF_LIBFDT 1 34240d5fa35SMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 343b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 34440d5fa35SMatthew McClintock 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 347e31d2c1eSJon Loeliger 34820476726SJon Loeliger /* 34920476726SJon Loeliger * I2C 35020476726SJon Loeliger */ 35120476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 352d9b94f28SJon Loeliger #define CONFIG_HARD_I2C /* I2C with hardware support*/ 353d9b94f28SJon Loeliger #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 358d9b94f28SJon Loeliger 359e8d18541STimur Tabi /* EEPROM */ 360e8d18541STimur Tabi #define CONFIG_ID_EEPROM 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 365e8d18541STimur Tabi 366d9b94f28SJon Loeliger /* 367d9b94f28SJon Loeliger * General PCI 368362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 369d9b94f28SJon Loeliger */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 371f2cff6b1SEd Swarthout 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 378d9b94f28SJon Loeliger 379f2cff6b1SEd Swarthout #ifdef CONFIG_PCI2 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xe2800000 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 386f2cff6b1SEd Swarthout #endif 387d9b94f28SJon Loeliger 388f2cff6b1SEd Swarthout #ifdef CONFIG_PCIE1 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_BASE 0xa0000000 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 395f2cff6b1SEd Swarthout #endif 39641fb7e0fSZang Roy-r61911 397f2cff6b1SEd Swarthout #ifdef CONFIG_RIO 39841fb7e0fSZang Roy-r61911 /* 39941fb7e0fSZang Roy-r61911 * RapidIO MMU 40041fb7e0fSZang Roy-r61911 */ 4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */ 403f2cff6b1SEd Swarthout #endif 404d9b94f28SJon Loeliger 4057f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 4067f3f2bd2SRandy Vinson #define BRIDGE_ID 17 4077f3f2bd2SRandy Vinson #define VIA_ID 2 4087f3f2bd2SRandy Vinson #else 4097f3f2bd2SRandy Vinson #define BRIDGE_ID 28 4107f3f2bd2SRandy Vinson #define VIA_ID 4 4117f3f2bd2SRandy Vinson #endif 4127f3f2bd2SRandy Vinson 413d9b94f28SJon Loeliger #if defined(CONFIG_PCI) 414d9b94f28SJon Loeliger 415d9b94f28SJon Loeliger #define CONFIG_NET_MULTI 416d9b94f28SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 417d9b94f28SJon Loeliger 418d9b94f28SJon Loeliger #undef CONFIG_EEPRO100 419d9b94f28SJon Loeliger #undef CONFIG_TULIP 420d9b94f28SJon Loeliger 421d9b94f28SJon Loeliger #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 422f2cff6b1SEd Swarthout 423d9b94f28SJon Loeliger #endif /* CONFIG_PCI */ 424d9b94f28SJon Loeliger 425d9b94f28SJon Loeliger 426d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET) 427d9b94f28SJon Loeliger 428d9b94f28SJon Loeliger #ifndef CONFIG_NET_MULTI 429d9b94f28SJon Loeliger #define CONFIG_NET_MULTI 1 430d9b94f28SJon Loeliger #endif 431d9b94f28SJon Loeliger 432d9b94f28SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 433255a3577SKim Phillips #define CONFIG_TSEC1 1 434255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC0" 435255a3577SKim Phillips #define CONFIG_TSEC2 1 436255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC1" 437255a3577SKim Phillips #define CONFIG_TSEC3 1 438255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC2" 439f2cff6b1SEd Swarthout #define CONFIG_TSEC4 440255a3577SKim Phillips #define CONFIG_TSEC4_NAME "eTSEC3" 441d9b94f28SJon Loeliger #undef CONFIG_MPC85XX_FEC 442d9b94f28SJon Loeliger 443d9b94f28SJon Loeliger #define TSEC1_PHY_ADDR 0 444d9b94f28SJon Loeliger #define TSEC2_PHY_ADDR 1 445d9b94f28SJon Loeliger #define TSEC3_PHY_ADDR 2 446d9b94f28SJon Loeliger #define TSEC4_PHY_ADDR 3 447d9b94f28SJon Loeliger 448d9b94f28SJon Loeliger #define TSEC1_PHYIDX 0 449d9b94f28SJon Loeliger #define TSEC2_PHYIDX 0 450d9b94f28SJon Loeliger #define TSEC3_PHYIDX 0 451d9b94f28SJon Loeliger #define TSEC4_PHYIDX 0 4523a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4533a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 4543a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4553a79013eSAndy Fleming #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 456d9b94f28SJon Loeliger 457d9b94f28SJon Loeliger /* Options are: eTSEC[0-3] */ 458d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "eTSEC0" 459f2cff6b1SEd Swarthout #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 460d9b94f28SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 461d9b94f28SJon Loeliger 462d9b94f28SJon Loeliger /* 463d9b94f28SJon Loeliger * Environment 464d9b94f28SJon Loeliger */ 4655a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 4670e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 4680e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 469d9b94f28SJon Loeliger 470d9b94f28SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 472d9b94f28SJon Loeliger 4732835e518SJon Loeliger /* 474659e2f67SJon Loeliger * BOOTP options 475659e2f67SJon Loeliger */ 476659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 477659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 478659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 479659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 480659e2f67SJon Loeliger 481659e2f67SJon Loeliger 482659e2f67SJon Loeliger /* 4832835e518SJon Loeliger * Command line configuration. 4842835e518SJon Loeliger */ 4852835e518SJon Loeliger #include <config_cmd_default.h> 4862835e518SJon Loeliger 4872835e518SJon Loeliger #define CONFIG_CMD_PING 4882835e518SJon Loeliger #define CONFIG_CMD_I2C 4892835e518SJon Loeliger #define CONFIG_CMD_MII 49082ac8c97SKumar Gala #define CONFIG_CMD_ELF 4911c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4921c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 4932835e518SJon Loeliger 494d9b94f28SJon Loeliger #if defined(CONFIG_PCI) 4952835e518SJon Loeliger #define CONFIG_CMD_PCI 496d9b94f28SJon Loeliger #endif 4972835e518SJon Loeliger 498d9b94f28SJon Loeliger 499d9b94f28SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 500d9b94f28SJon Loeliger 501d9b94f28SJon Loeliger /* 502d9b94f28SJon Loeliger * Miscellaneous configurable options 503d9b94f28SJon Loeliger */ 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 50522abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 5082835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 510d9b94f28SJon Loeliger #else 5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 512d9b94f28SJon Loeliger #endif 5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 517d9b94f28SJon Loeliger 518d9b94f28SJon Loeliger /* 519d9b94f28SJon Loeliger * For booting Linux, the board info and command line data 520d9b94f28SJon Loeliger * have to be in the first 8 MB of memory, since this is 521d9b94f28SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 522d9b94f28SJon Loeliger */ 5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 524d9b94f28SJon Loeliger 525d9b94f28SJon Loeliger /* 526d9b94f28SJon Loeliger * Internal Definitions 527d9b94f28SJon Loeliger * 528d9b94f28SJon Loeliger * Boot Flags 529d9b94f28SJon Loeliger */ 530d9b94f28SJon Loeliger #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 531d9b94f28SJon Loeliger #define BOOTFLAG_WARM 0x02 /* Software reboot */ 532d9b94f28SJon Loeliger 5332835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 534d9b94f28SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 535d9b94f28SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 536d9b94f28SJon Loeliger #endif 537d9b94f28SJon Loeliger 538d9b94f28SJon Loeliger /* 539d9b94f28SJon Loeliger * Environment Configuration 540d9b94f28SJon Loeliger */ 541d9b94f28SJon Loeliger 542d9b94f28SJon Loeliger /* The mac addresses for all ethernet interface */ 543d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET) 54410327dc5SAndy Fleming #define CONFIG_HAS_ETH0 545d9b94f28SJon Loeliger #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 546d9b94f28SJon Loeliger #define CONFIG_HAS_ETH1 547d9b94f28SJon Loeliger #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 548d9b94f28SJon Loeliger #define CONFIG_HAS_ETH2 549d9b94f28SJon Loeliger #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 55009f3e09eSAndy Fleming #define CONFIG_HAS_ETH3 55109f3e09eSAndy Fleming #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD 552d9b94f28SJon Loeliger #endif 553d9b94f28SJon Loeliger 554d9b94f28SJon Loeliger #define CONFIG_IPADDR 192.168.1.253 555d9b94f28SJon Loeliger 556d9b94f28SJon Loeliger #define CONFIG_HOSTNAME unknown 557d9b94f28SJon Loeliger #define CONFIG_ROOTPATH /nfsroot 558f2cff6b1SEd Swarthout #define CONFIG_BOOTFILE 8548cds/uImage.uboot 559f2cff6b1SEd Swarthout #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */ 560d9b94f28SJon Loeliger 561d9b94f28SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 562d9b94f28SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 563d9b94f28SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 564d9b94f28SJon Loeliger 565f2cff6b1SEd Swarthout #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 566d9b94f28SJon Loeliger 567d9b94f28SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 568d9b94f28SJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 569d9b94f28SJon Loeliger 570d9b94f28SJon Loeliger #define CONFIG_BAUDRATE 115200 571d9b94f28SJon Loeliger 572d9b94f28SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 573d9b94f28SJon Loeliger "netdev=eth0\0" \ 574f2cff6b1SEd Swarthout "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 575f2cff6b1SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 576f2cff6b1SEd Swarthout "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 577f2cff6b1SEd Swarthout "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 578f2cff6b1SEd Swarthout "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 579f2cff6b1SEd Swarthout "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 580f2cff6b1SEd Swarthout "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 581d9b94f28SJon Loeliger "consoledev=ttyS1\0" \ 582f2cff6b1SEd Swarthout "ramdiskaddr=2000000\0" \ 5836c543597SAndy Fleming "ramdiskfile=ramdisk.uboot\0" \ 5844bf4abb8SEd Swarthout "fdtaddr=c00000\0" \ 58522abb2d2SKumar Gala "fdtfile=mpc8548cds.dtb\0" 586d9b94f28SJon Loeliger 587d9b94f28SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 588d9b94f28SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 589d9b94f28SJon Loeliger "nfsroot=$serverip:$rootpath " \ 590d9b94f28SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 591d9b94f28SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 592d9b94f28SJon Loeliger "tftp $loadaddr $bootfile;" \ 5934bf4abb8SEd Swarthout "tftp $fdtaddr $fdtfile;" \ 5944bf4abb8SEd Swarthout "bootm $loadaddr - $fdtaddr" 5958272dc2fSAndy Fleming 596d9b94f28SJon Loeliger 597d9b94f28SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 598d9b94f28SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 599d9b94f28SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 600d9b94f28SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 601d9b94f28SJon Loeliger "tftp $loadaddr $bootfile;" \ 6024bf4abb8SEd Swarthout "tftp $fdtaddr $fdtfile;" \ 6034bf4abb8SEd Swarthout "bootm $loadaddr $ramdiskaddr $fdtaddr" 604d9b94f28SJon Loeliger 605d9b94f28SJon Loeliger #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 606d9b94f28SJon Loeliger 607d9b94f28SJon Loeliger #endif /* __CONFIG_H */ 608