xref: /rk3399_rockchip-uboot/include/configs/MPC8548CDS.h (revision 9ae14ca2e78ea99cfec673103387ab6e00f7f586)
1d9b94f28SJon Loeliger /*
28b47d7ecSKumar Gala  * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
3d9b94f28SJon Loeliger  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5d9b94f28SJon Loeliger  */
6d9b94f28SJon Loeliger 
7d9b94f28SJon Loeliger /*
8d9b94f28SJon Loeliger  * mpc8548cds board configuration file
9d9b94f28SJon Loeliger  *
10d9b94f28SJon Loeliger  * Please refer to doc/README.mpc85xxcds for more info.
11d9b94f28SJon Loeliger  *
12d9b94f28SJon Loeliger  */
13d9b94f28SJon Loeliger #ifndef __CONFIG_H
14d9b94f28SJon Loeliger #define __CONFIG_H
15d9b94f28SJon Loeliger 
16*9ae14ca2SYork Sun #define CONFIG_SYS_GENERIC_BOARD
17*9ae14ca2SYork Sun #define CONFIG_DISPLAY_BOARDINFO
18*9ae14ca2SYork Sun 
19b76aef60Schenhui zhao #ifdef CONFIG_36BIT
20b76aef60Schenhui zhao #define CONFIG_PHYS_64BIT
21b76aef60Schenhui zhao #endif
22b76aef60Schenhui zhao 
23d9b94f28SJon Loeliger /* High Level Configuration Options */
24d9b94f28SJon Loeliger #define CONFIG_BOOKE		1	/* BOOKE */
25d9b94f28SJon Loeliger #define CONFIG_E500		1	/* BOOKE e500 family */
26d9b94f28SJon Loeliger #define CONFIG_MPC8548		1	/* MPC8548 specific */
27d9b94f28SJon Loeliger #define CONFIG_MPC8548CDS	1	/* MPC8548CDS board specific */
28d9b94f28SJon Loeliger 
292ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
302ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
312ae18241SWolfgang Denk #endif
322ae18241SWolfgang Denk 
338b47d7ecSKumar Gala #define CONFIG_SYS_SRIO
348b47d7ecSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
358b47d7ecSKumar Gala 
36f2cff6b1SEd Swarthout #define CONFIG_PCI		/* enable any pci type devices */
37f2cff6b1SEd Swarthout #define CONFIG_PCI1		/* PCI controller 1 */
38f2cff6b1SEd Swarthout #define CONFIG_PCIE1		/* PCIE controler 1 (slot 1) */
39f2cff6b1SEd Swarthout #undef CONFIG_PCI2
40f2cff6b1SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
41842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
428ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
430151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
44f2cff6b1SEd Swarthout 
45d9b94f28SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
46d9b94f28SJon Loeliger #define CONFIG_ENV_OVERWRITE
47f2cff6b1SEd Swarthout #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
482cfaa1aaSKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
49d9b94f28SJon Loeliger 
5025eedb2cSJon Loeliger #define CONFIG_FSL_VIA
5125eedb2cSJon Loeliger 
52d9b94f28SJon Loeliger #ifndef __ASSEMBLY__
53d9b94f28SJon Loeliger extern unsigned long get_clock_freq(void);
54d9b94f28SJon Loeliger #endif
55d9b94f28SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_clock_freq() /* sysclk for MPC85xx */
56d9b94f28SJon Loeliger 
57d9b94f28SJon Loeliger /*
58d9b94f28SJon Loeliger  * These can be toggled for performance analysis, otherwise use default.
59d9b94f28SJon Loeliger  */
60d9b94f28SJon Loeliger #define CONFIG_L2_CACHE			/* toggle L2 cache */
61d9b94f28SJon Loeliger #define CONFIG_BTB			/* toggle branch predition */
62d9b94f28SJon Loeliger 
63d9b94f28SJon Loeliger /*
64d9b94f28SJon Loeliger  * Only possible on E500 Version 2 or newer cores.
65d9b94f28SJon Loeliger  */
66d9b94f28SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS	1
67d9b94f28SJon Loeliger 
68b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
69b76aef60Schenhui zhao #define CONFIG_ADDR_MAP
70b76aef60Schenhui zhao #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
71b76aef60Schenhui zhao #endif
72b76aef60Schenhui zhao 
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
75d9b94f28SJon Loeliger 
76e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
77e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
78d9b94f28SJon Loeliger 
79e31d2c1eSJon Loeliger /* DDR Setup */
805614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2
81e31d2c1eSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
82e31d2c1eSJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
83e31d2c1eSJon Loeliger #define CONFIG_DDR_SPD
84e31d2c1eSJon Loeliger 
85867b06f4Schenhui zhao #define CONFIG_DDR_ECC
869b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
87e31d2c1eSJon Loeliger #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
88e31d2c1eSJon Loeliger 
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
91d9b94f28SJon Loeliger 
92e31d2c1eSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS	1
93e31d2c1eSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
94e31d2c1eSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
95d9b94f28SJon Loeliger 
96e31d2c1eSJon Loeliger /* I2C addresses of SPD EEPROMs */
97e31d2c1eSJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
98e31d2c1eSJon Loeliger 
99e31d2c1eSJon Loeliger /* Make sure required options are set */
100d9b94f28SJon Loeliger #ifndef CONFIG_SPD_EEPROM
101d9b94f28SJon Loeliger #error ("CONFIG_SPD_EEPROM is required")
102d9b94f28SJon Loeliger #endif
103d9b94f28SJon Loeliger 
104d9b94f28SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
105fff80975Schenhui zhao /*
106fff80975Schenhui zhao  * Physical Address Map
107fff80975Schenhui zhao  *
108fff80975Schenhui zhao  * 32bit:
109fff80975Schenhui zhao  * 0x0000_0000	0x7fff_ffff	DDR			2G	cacheable
110fff80975Schenhui zhao  * 0x8000_0000	0x9fff_ffff	PCI1 MEM		512M	cacheable
111fff80975Schenhui zhao  * 0xa000_0000	0xbfff_ffff	PCIe MEM		512M	cacheable
112fff80975Schenhui zhao  * 0xc000_0000	0xdfff_ffff	RapidIO			512M	cacheable
113fff80975Schenhui zhao  * 0xe000_0000	0xe00f_ffff	CCSR			1M	non-cacheable
114fff80975Schenhui zhao  * 0xe200_0000	0xe20f_ffff	PCI1 IO			1M	non-cacheable
115fff80975Schenhui zhao  * 0xe300_0000	0xe30f_ffff	PCIe IO			1M	non-cacheable
116fff80975Schenhui zhao  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M	cacheable
117fff80975Schenhui zhao  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS		1M	non-cacheable
118fff80975Schenhui zhao  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M	non-cacheable
119fff80975Schenhui zhao  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M	non-cacheable
120fff80975Schenhui zhao  *
121b76aef60Schenhui zhao  * 36bit:
122b76aef60Schenhui zhao  * 0x00000_0000	0x07fff_ffff	DDR			2G	cacheable
123b76aef60Schenhui zhao  * 0xc0000_0000	0xc1fff_ffff	PCI1 MEM		512M	cacheable
124b76aef60Schenhui zhao  * 0xc2000_0000	0xc3fff_ffff	PCIe MEM		512M	cacheable
125b76aef60Schenhui zhao  * 0xc4000_0000	0xc5fff_ffff	RapidIO			512M	cacheable
126b76aef60Schenhui zhao  * 0xfe000_0000	0xfe00f_ffff	CCSR			1M	non-cacheable
127b76aef60Schenhui zhao  * 0xfe200_0000	0xfe20f_ffff	PCI1 IO			1M	non-cacheable
128b76aef60Schenhui zhao  * 0xfe300_0000	0xfe30f_ffff	PCIe IO			1M	non-cacheable
129b76aef60Schenhui zhao  * 0xff000_0000	0xff3ff_ffff	SDRAM			64M	cacheable
130b76aef60Schenhui zhao  * 0xff800_0000	0xff80f_ffff	NVRAM/CADMUS		1M	non-cacheable
131b76aef60Schenhui zhao  * 0xfff00_0000	0xfff7f_ffff	FLASH (2nd bank)	8M	non-cacheable
132b76aef60Schenhui zhao  * 0xfff80_0000	0xfffff_ffff	FLASH (boot bank)	8M	non-cacheable
133b76aef60Schenhui zhao  *
134fff80975Schenhui zhao  */
135fff80975Schenhui zhao 
136d9b94f28SJon Loeliger 
137d9b94f28SJon Loeliger /*
138d9b94f28SJon Loeliger  * Local Bus Definitions
139d9b94f28SJon Loeliger  */
140d9b94f28SJon Loeliger 
141d9b94f28SJon Loeliger /*
142d9b94f28SJon Loeliger  * FLASH on the Local Bus
143d9b94f28SJon Loeliger  * Two banks, 8M each, using the CFI driver.
144d9b94f28SJon Loeliger  * Boot from BR0/OR0 bank at 0xff00_0000
145d9b94f28SJon Loeliger  * Alternate BR1/OR1 bank at 0xff80_0000
146d9b94f28SJon Loeliger  *
147d9b94f28SJon Loeliger  * BR0, BR1:
148d9b94f28SJon Loeliger  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
149d9b94f28SJon Loeliger  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
150d9b94f28SJon Loeliger  *    Port Size = 16 bits = BRx[19:20] = 10
151d9b94f28SJon Loeliger  *    Use GPCM = BRx[24:26] = 000
152d9b94f28SJon Loeliger  *    Valid = BRx[31] = 1
153d9b94f28SJon Loeliger  *
154d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
155d9b94f28SJon Loeliger  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001	 BR0
156d9b94f28SJon Loeliger  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001	 BR1
157d9b94f28SJon Loeliger  *
158d9b94f28SJon Loeliger  * OR0, OR1:
159d9b94f28SJon Loeliger  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
160d9b94f28SJon Loeliger  *    Reserved ORx[17:18] = 11, confusion here?
161d9b94f28SJon Loeliger  *    CSNT = ORx[20] = 1
162d9b94f28SJon Loeliger  *    ACS = half cycle delay = ORx[21:22] = 11
163d9b94f28SJon Loeliger  *    SCY = 6 = ORx[24:27] = 0110
164d9b94f28SJon Loeliger  *    TRLX = use relaxed timing = ORx[29] = 1
165d9b94f28SJon Loeliger  *    EAD = use external address latch delay = OR[31] = 1
166d9b94f28SJon Loeliger  *
167d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
168d9b94f28SJon Loeliger  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65	 ORx
169d9b94f28SJon Loeliger  */
170d9b94f28SJon Loeliger 
171fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
172b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
173b76aef60Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS	0xfff000000ull
174b76aef60Schenhui zhao #else
175fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
176b76aef60Schenhui zhao #endif
177d9b94f28SJon Loeliger 
178fff80975Schenhui zhao #define CONFIG_SYS_BR0_PRELIM \
1797ee41107STimur Tabi 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
180fff80975Schenhui zhao #define CONFIG_SYS_BR1_PRELIM \
181fff80975Schenhui zhao 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
182d9b94f28SJon Loeliger 
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR0_PRELIM		0xff806e65
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR1_PRELIM		0xff806e65
185d9b94f28SJon Loeliger 
186fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BANKS_LIST \
187fff80975Schenhui zhao 	{CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
193d9b94f28SJon Loeliger 
19414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
195d9b94f28SJon Loeliger 
19600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
199d9b94f28SJon Loeliger 
200867b06f4Schenhui zhao #define CONFIG_HWCONFIG			/* enable hwconfig */
201d9b94f28SJon Loeliger 
202d9b94f28SJon Loeliger /*
203d9b94f28SJon Loeliger  * SDRAM on the Local Bus
204d9b94f28SJon Loeliger  */
205fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
206b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
207b76aef60Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS	0xff0000000ull
208b76aef60Schenhui zhao #else
209fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS	CONFIG_SYS_LBC_SDRAM_BASE
210b76aef60Schenhui zhao #endif
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
212d9b94f28SJon Loeliger 
213d9b94f28SJon Loeliger /*
214d9b94f28SJon Loeliger  * Base Register 2 and Option Register 2 configure SDRAM.
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
216d9b94f28SJon Loeliger  *
217d9b94f28SJon Loeliger  * For BR2, need:
218d9b94f28SJon Loeliger  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
219d9b94f28SJon Loeliger  *    port-size = 32-bits = BR2[19:20] = 11
220d9b94f28SJon Loeliger  *    no parity checking = BR2[21:22] = 00
221d9b94f28SJon Loeliger  *    SDRAM for MSEL = BR2[24:26] = 011
222d9b94f28SJon Loeliger  *    Valid = BR[31] = 1
223d9b94f28SJon Loeliger  *
224d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
225d9b94f28SJon Loeliger  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
226d9b94f28SJon Loeliger  *
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
228d9b94f28SJon Loeliger  * FIXME: the top 17 bits of BR2.
229d9b94f28SJon Loeliger  */
230d9b94f28SJon Loeliger 
231fff80975Schenhui zhao #define CONFIG_SYS_BR2_PRELIM \
232fff80975Schenhui zhao 	(BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
233fff80975Schenhui zhao 	| BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
234d9b94f28SJon Loeliger 
235d9b94f28SJon Loeliger /*
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
237d9b94f28SJon Loeliger  *
238d9b94f28SJon Loeliger  * For OR2, need:
239d9b94f28SJon Loeliger  *    64MB mask for AM, OR2[0:7] = 1111 1100
240d9b94f28SJon Loeliger  *		   XAM, OR2[17:18] = 11
241d9b94f28SJon Loeliger  *    9 columns OR2[19-21] = 010
242d9b94f28SJon Loeliger  *    13 rows	OR2[23-25] = 100
243d9b94f28SJon Loeliger  *    EAD set for extra time OR[31] = 1
244d9b94f28SJon Loeliger  *
245d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
246d9b94f28SJon Loeliger  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
247d9b94f28SJon Loeliger  */
248d9b94f28SJon Loeliger 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
250d9b94f28SJon Loeliger 
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004	/* LB clock ratio reg */
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000	/* LB config reg */
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000	/* LB sdram refresh timer */
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000	/* LB refresh timer prescal*/
255d9b94f28SJon Loeliger 
256d9b94f28SJon Loeliger /*
257d9b94f28SJon Loeliger  * Common settings for all Local Bus SDRAM commands.
258d9b94f28SJon Loeliger  * At run time, either BSMA1516 (for CPU 1.1)
259d9b94f28SJon Loeliger  *		    or BSMA1617 (for CPU 1.0) (old)
260d9b94f28SJon Loeliger  * is OR'ed in too.
261d9b94f28SJon Loeliger  */
262b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
263b0fe93edSKumar Gala 				| LSDMR_PRETOACT7	\
264b0fe93edSKumar Gala 				| LSDMR_ACTTORW7	\
265b0fe93edSKumar Gala 				| LSDMR_BL8		\
266b0fe93edSKumar Gala 				| LSDMR_WRC4		\
267b0fe93edSKumar Gala 				| LSDMR_CL3		\
268b0fe93edSKumar Gala 				| LSDMR_RFEN		\
269d9b94f28SJon Loeliger 				)
270d9b94f28SJon Loeliger 
271d9b94f28SJon Loeliger /*
272d9b94f28SJon Loeliger  * The CADMUS registers are connected to CS3 on CDS.
273d9b94f28SJon Loeliger  * The new memory map places CADMUS at 0xf8000000.
274d9b94f28SJon Loeliger  *
275d9b94f28SJon Loeliger  * For BR3, need:
276d9b94f28SJon Loeliger  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
277d9b94f28SJon Loeliger  *    port-size = 8-bits  = BR[19:20] = 01
278d9b94f28SJon Loeliger  *    no parity checking  = BR[21:22] = 00
279d9b94f28SJon Loeliger  *    GPMC for MSEL	  = BR[24:26] = 000
280d9b94f28SJon Loeliger  *    Valid		  = BR[31]    = 1
281d9b94f28SJon Loeliger  *
282d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
283d9b94f28SJon Loeliger  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
284d9b94f28SJon Loeliger  *
285d9b94f28SJon Loeliger  * For OR3, need:
286d9b94f28SJon Loeliger  *    1 MB mask for AM,	  OR[0:16]  = 1111 1111 1111 0000 0
287d9b94f28SJon Loeliger  *    disable buffer ctrl OR[19]    = 0
288d9b94f28SJon Loeliger  *    CSNT		  OR[20]    = 1
289d9b94f28SJon Loeliger  *    ACS		  OR[21:22] = 11
290d9b94f28SJon Loeliger  *    XACS		  OR[23]    = 1
291d9b94f28SJon Loeliger  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
292d9b94f28SJon Loeliger  *    SETA		  OR[28]    = 0
293d9b94f28SJon Loeliger  *    TRLX		  OR[29]    = 1
294d9b94f28SJon Loeliger  *    EHTR		  OR[30]    = 1
295d9b94f28SJon Loeliger  *    EAD extra time	  OR[31]    = 1
296d9b94f28SJon Loeliger  *
297d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
298d9b94f28SJon Loeliger  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
299d9b94f28SJon Loeliger  */
300d9b94f28SJon Loeliger 
30125eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS
30225eedb2cSJon Loeliger 
303d9b94f28SJon Loeliger #define CADMUS_BASE_ADDR 0xf8000000
304b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
305b76aef60Schenhui zhao #define CADMUS_BASE_ADDR_PHYS	0xff8000000ull
306b76aef60Schenhui zhao #else
307fff80975Schenhui zhao #define CADMUS_BASE_ADDR_PHYS	CADMUS_BASE_ADDR
308b76aef60Schenhui zhao #endif
309fff80975Schenhui zhao #define CONFIG_SYS_BR3_PRELIM \
310fff80975Schenhui zhao 	(BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM	 0xfff00ff7
312d9b94f28SJon Loeliger 
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
315553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
316d9b94f28SJon Loeliger 
31725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
319d9b94f28SJon Loeliger 
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
321867b06f4Schenhui zhao #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
322d9b94f28SJon Loeliger 
323d9b94f28SJon Loeliger /* Serial Port */
324d9b94f28SJon Loeliger #define CONFIG_CONS_INDEX	2
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
329d9b94f28SJon Loeliger 
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
331d9b94f28SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
332d9b94f28SJon Loeliger 
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
335d9b94f28SJon Loeliger 
336d9b94f28SJon Loeliger /* Use the HUSH parser */
3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
338d9b94f28SJon Loeliger 
33940d5fa35SMatthew McClintock /* pass open firmware flat tree */
340b90d2549SKumar Gala #define CONFIG_OF_LIBFDT		1
34140d5fa35SMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
342b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
34340d5fa35SMatthew McClintock 
34420476726SJon Loeliger /*
34520476726SJon Loeliger  * I2C
34620476726SJon Loeliger  */
34700f792e0SHeiko Schocher #define CONFIG_SYS_I2C
34800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
34900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
35000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
35100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
35200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
353d9b94f28SJon Loeliger 
354e8d18541STimur Tabi /* EEPROM */
355e8d18541STimur Tabi #define CONFIG_ID_EEPROM
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
360e8d18541STimur Tabi 
361d9b94f28SJon Loeliger /*
362d9b94f28SJon Loeliger  * General PCI
363362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
364d9b94f28SJon Loeliger  */
3655af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
366b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
367b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_BUS		0xe0000000
368b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
369b76aef60Schenhui zhao #else
37010795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
3715af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
372b76aef60Schenhui zhao #endif
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
374aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
3755f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
376b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
377b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
378b76aef60Schenhui zhao #else
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
380b76aef60Schenhui zhao #endif
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
382d9b94f28SJon Loeliger 
383f2cff6b1SEd Swarthout #ifdef CONFIG_PCIE1
384f5fa8f36SKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot"
3855af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
386b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
387b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
388b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc20000000ull
389b76aef60Schenhui zhao #else
39010795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
3915af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
392b76aef60Schenhui zhao #endif
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
394aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xe3000000
3955f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
396b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
397b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_IO_PHYS        0xfe3000000ull
398b76aef60Schenhui zhao #else
3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
400b76aef60Schenhui zhao #endif
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/*   1M */
402f2cff6b1SEd Swarthout #endif
40341fb7e0fSZang Roy-r61911 
40441fb7e0fSZang Roy-r61911 /*
40541fb7e0fSZang Roy-r61911  * RapidIO MMU
40641fb7e0fSZang Roy-r61911  */
407fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_VIRT	0xc0000000
408b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
409b76aef60Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc40000000ull
410b76aef60Schenhui zhao #else
411fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc0000000
412b76aef60Schenhui zhao #endif
4138b47d7ecSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
414d9b94f28SJon Loeliger 
4157f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY
4167f3f2bd2SRandy Vinson #define BRIDGE_ID 17
4177f3f2bd2SRandy Vinson #define VIA_ID 2
4187f3f2bd2SRandy Vinson #else
4197f3f2bd2SRandy Vinson #define BRIDGE_ID 28
4207f3f2bd2SRandy Vinson #define VIA_ID 4
4217f3f2bd2SRandy Vinson #endif
4227f3f2bd2SRandy Vinson 
423d9b94f28SJon Loeliger #if defined(CONFIG_PCI)
424d9b94f28SJon Loeliger 
425d9b94f28SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
426d9b94f28SJon Loeliger 
427d9b94f28SJon Loeliger #undef CONFIG_EEPRO100
428d9b94f28SJon Loeliger #undef CONFIG_TULIP
429d9b94f28SJon Loeliger 
430867b06f4Schenhui zhao #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
431f2cff6b1SEd Swarthout 
432d9b94f28SJon Loeliger #endif	/* CONFIG_PCI */
433d9b94f28SJon Loeliger 
434d9b94f28SJon Loeliger 
435d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET)
436d9b94f28SJon Loeliger 
437d9b94f28SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
438255a3577SKim Phillips #define CONFIG_TSEC1	1
439255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC0"
440255a3577SKim Phillips #define CONFIG_TSEC2	1
441255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC1"
442255a3577SKim Phillips #define CONFIG_TSEC3	1
443255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC2"
444f2cff6b1SEd Swarthout #define CONFIG_TSEC4
445255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC3"
446d9b94f28SJon Loeliger #undef CONFIG_MPC85XX_FEC
447d9b94f28SJon Loeliger 
448d3701228Schenhui zhao #define CONFIG_PHY_MARVELL
449d3701228Schenhui zhao 
450d9b94f28SJon Loeliger #define TSEC1_PHY_ADDR		0
451d9b94f28SJon Loeliger #define TSEC2_PHY_ADDR		1
452d9b94f28SJon Loeliger #define TSEC3_PHY_ADDR		2
453d9b94f28SJon Loeliger #define TSEC4_PHY_ADDR		3
454d9b94f28SJon Loeliger 
455d9b94f28SJon Loeliger #define TSEC1_PHYIDX		0
456d9b94f28SJon Loeliger #define TSEC2_PHYIDX		0
457d9b94f28SJon Loeliger #define TSEC3_PHYIDX		0
458d9b94f28SJon Loeliger #define TSEC4_PHYIDX		0
4593a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
4603a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
4613a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4623a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
463d9b94f28SJon Loeliger 
464d9b94f28SJon Loeliger /* Options are: eTSEC[0-3] */
465d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC0"
466f2cff6b1SEd Swarthout #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
467d9b94f28SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
468d9b94f28SJon Loeliger 
469d9b94f28SJon Loeliger /*
470d9b94f28SJon Loeliger  * Environment
471d9b94f28SJon Loeliger  */
4725a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
473867b06f4Schenhui zhao #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
474867b06f4Schenhui zhao #define CONFIG_ENV_ADDR	0xfff80000
475867b06f4Schenhui zhao #else
476867b06f4Schenhui zhao #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
477867b06f4Schenhui zhao #endif
478867b06f4Schenhui zhao #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K for env */
4790e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
480d9b94f28SJon Loeliger 
481d9b94f28SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
483d9b94f28SJon Loeliger 
4842835e518SJon Loeliger /*
485659e2f67SJon Loeliger  * BOOTP options
486659e2f67SJon Loeliger  */
487659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
488659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
489659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
490659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
491659e2f67SJon Loeliger 
492659e2f67SJon Loeliger 
493659e2f67SJon Loeliger /*
4942835e518SJon Loeliger  * Command line configuration.
4952835e518SJon Loeliger  */
4962835e518SJon Loeliger #define CONFIG_CMD_PING
4972835e518SJon Loeliger #define CONFIG_CMD_I2C
4982835e518SJon Loeliger #define CONFIG_CMD_MII
49982ac8c97SKumar Gala #define CONFIG_CMD_ELF
5001c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
501199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
5022835e518SJon Loeliger 
503d9b94f28SJon Loeliger #if defined(CONFIG_PCI)
5042835e518SJon Loeliger     #define CONFIG_CMD_PCI
505d9b94f28SJon Loeliger #endif
5062835e518SJon Loeliger 
507d9b94f28SJon Loeliger 
508d9b94f28SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
509d9b94f28SJon Loeliger 
510d9b94f28SJon Loeliger /*
511d9b94f28SJon Loeliger  * Miscellaneous configurable options
512d9b94f28SJon Loeliger  */
5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
51422abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5155be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5172835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
519d9b94f28SJon Loeliger #else
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
521d9b94f28SJon Loeliger #endif
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
525d9b94f28SJon Loeliger 
526d9b94f28SJon Loeliger /*
527d9b94f28SJon Loeliger  * For booting Linux, the board info and command line data
528a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
529d9b94f28SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
530d9b94f28SJon Loeliger  */
531a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
532a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
533d9b94f28SJon Loeliger 
5342835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
535d9b94f28SJon Loeliger #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
536d9b94f28SJon Loeliger #endif
537d9b94f28SJon Loeliger 
538d9b94f28SJon Loeliger /*
539d9b94f28SJon Loeliger  * Environment Configuration
540d9b94f28SJon Loeliger  */
541d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET)
54210327dc5SAndy Fleming #define CONFIG_HAS_ETH0
543d9b94f28SJon Loeliger #define CONFIG_HAS_ETH1
544d9b94f28SJon Loeliger #define CONFIG_HAS_ETH2
54509f3e09eSAndy Fleming #define CONFIG_HAS_ETH3
546d9b94f28SJon Loeliger #endif
547d9b94f28SJon Loeliger 
548d9b94f28SJon Loeliger #define CONFIG_IPADDR	 192.168.1.253
549d9b94f28SJon Loeliger 
550d9b94f28SJon Loeliger #define CONFIG_HOSTNAME	 unknown
5518b3637c6SJoe Hershberger #define CONFIG_ROOTPATH	 "/nfsroot"
552b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "8548cds/uImage.uboot"
553f2cff6b1SEd Swarthout #define CONFIG_UBOOTPATH	8548cds/u-boot.bin	/* TFTP server */
554d9b94f28SJon Loeliger 
555d9b94f28SJon Loeliger #define CONFIG_SERVERIP	 192.168.1.1
556d9b94f28SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1
557d9b94f28SJon Loeliger #define CONFIG_NETMASK	 255.255.255.0
558d9b94f28SJon Loeliger 
559f2cff6b1SEd Swarthout #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
560d9b94f28SJon Loeliger 
561d9b94f28SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
562d9b94f28SJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
563d9b94f28SJon Loeliger 
564d9b94f28SJon Loeliger #define CONFIG_BAUDRATE	115200
565d9b94f28SJon Loeliger 
566d9b94f28SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS		\
567867b06f4Schenhui zhao 	"hwconfig=fsl_ddr:ecc=off\0"		\
568d9b94f28SJon Loeliger 	"netdev=eth0\0"				\
5695368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
570f2cff6b1SEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "	\
5715368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
5725368c55dSMarek Vasut 			" +$filesize; "	\
5735368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
5745368c55dSMarek Vasut 			" +$filesize; "	\
5755368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
5765368c55dSMarek Vasut 			" $filesize; "	\
5775368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
5785368c55dSMarek Vasut 			" +$filesize; "	\
5795368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
5805368c55dSMarek Vasut 			" $filesize\0"	\
581d9b94f28SJon Loeliger 	"consoledev=ttyS1\0"			\
582f2cff6b1SEd Swarthout 	"ramdiskaddr=2000000\0"			\
5836c543597SAndy Fleming 	"ramdiskfile=ramdisk.uboot\0"		\
5844bf4abb8SEd Swarthout 	"fdtaddr=c00000\0"			\
58522abb2d2SKumar Gala 	"fdtfile=mpc8548cds.dtb\0"
586d9b94f28SJon Loeliger 
587d9b94f28SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
588d9b94f28SJon Loeliger    "setenv bootargs root=/dev/nfs rw "					\
589d9b94f28SJon Loeliger       "nfsroot=$serverip:$rootpath "					\
590d9b94f28SJon Loeliger       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
591d9b94f28SJon Loeliger       "console=$consoledev,$baudrate $othbootargs;"			\
592d9b94f28SJon Loeliger    "tftp $loadaddr $bootfile;"						\
5934bf4abb8SEd Swarthout    "tftp $fdtaddr $fdtfile;"						\
5944bf4abb8SEd Swarthout    "bootm $loadaddr - $fdtaddr"
5958272dc2fSAndy Fleming 
596d9b94f28SJon Loeliger 
597d9b94f28SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \
598d9b94f28SJon Loeliger    "setenv bootargs root=/dev/ram rw "					\
599d9b94f28SJon Loeliger       "console=$consoledev,$baudrate $othbootargs;"			\
600d9b94f28SJon Loeliger    "tftp $ramdiskaddr $ramdiskfile;"					\
601d9b94f28SJon Loeliger    "tftp $loadaddr $bootfile;"						\
6024bf4abb8SEd Swarthout    "tftp $fdtaddr $fdtfile;"						\
6034bf4abb8SEd Swarthout    "bootm $loadaddr $ramdiskaddr $fdtaddr"
604d9b94f28SJon Loeliger 
605d9b94f28SJon Loeliger #define CONFIG_BOOTCOMMAND	CONFIG_NFSBOOTCOMMAND
606d9b94f28SJon Loeliger 
607d9b94f28SJon Loeliger #endif	/* __CONFIG_H */
608