xref: /rk3399_rockchip-uboot/include/configs/MPC8548CDS.h (revision 7ee411071f31c856107e6b29fcd8df53ae4d7349)
1d9b94f28SJon Loeliger /*
28b47d7ecSKumar Gala  * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
3d9b94f28SJon Loeliger  *
4d9b94f28SJon Loeliger  * See file CREDITS for list of people who contributed to this
5d9b94f28SJon Loeliger  * project.
6d9b94f28SJon Loeliger  *
7d9b94f28SJon Loeliger  * This program is free software; you can redistribute it and/or
8d9b94f28SJon Loeliger  * modify it under the terms of the GNU General Public License as
9d9b94f28SJon Loeliger  * published by the Free Software Foundation; either version 2 of
10d9b94f28SJon Loeliger  * the License, or (at your option) any later version.
11d9b94f28SJon Loeliger  *
12d9b94f28SJon Loeliger  * This program is distributed in the hope that it will be useful,
13d9b94f28SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14d9b94f28SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15d9b94f28SJon Loeliger  * GNU General Public License for more details.
16d9b94f28SJon Loeliger  *
17d9b94f28SJon Loeliger  * You should have received a copy of the GNU General Public License
18d9b94f28SJon Loeliger  * along with this program; if not, write to the Free Software
19d9b94f28SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20d9b94f28SJon Loeliger  * MA 02111-1307 USA
21d9b94f28SJon Loeliger  */
22d9b94f28SJon Loeliger 
23d9b94f28SJon Loeliger /*
24d9b94f28SJon Loeliger  * mpc8548cds board configuration file
25d9b94f28SJon Loeliger  *
26d9b94f28SJon Loeliger  * Please refer to doc/README.mpc85xxcds for more info.
27d9b94f28SJon Loeliger  *
28d9b94f28SJon Loeliger  */
29d9b94f28SJon Loeliger #ifndef __CONFIG_H
30d9b94f28SJon Loeliger #define __CONFIG_H
31d9b94f28SJon Loeliger 
32b76aef60Schenhui zhao #ifdef CONFIG_36BIT
33b76aef60Schenhui zhao #define CONFIG_PHYS_64BIT
34b76aef60Schenhui zhao #endif
35b76aef60Schenhui zhao 
36d9b94f28SJon Loeliger /* High Level Configuration Options */
37d9b94f28SJon Loeliger #define CONFIG_BOOKE		1	/* BOOKE */
38d9b94f28SJon Loeliger #define CONFIG_E500		1	/* BOOKE e500 family */
39d9b94f28SJon Loeliger #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
40d9b94f28SJon Loeliger #define CONFIG_MPC8548		1	/* MPC8548 specific */
41d9b94f28SJon Loeliger #define CONFIG_MPC8548CDS	1	/* MPC8548CDS board specific */
42d9b94f28SJon Loeliger 
432ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
442ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
452ae18241SWolfgang Denk #endif
462ae18241SWolfgang Denk 
478b47d7ecSKumar Gala #define CONFIG_SYS_SRIO
488b47d7ecSKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
498b47d7ecSKumar Gala 
50f2cff6b1SEd Swarthout #define CONFIG_PCI		/* enable any pci type devices */
51f2cff6b1SEd Swarthout #define CONFIG_PCI1		/* PCI controller 1 */
52f2cff6b1SEd Swarthout #define CONFIG_PCIE1		/* PCIE controler 1 (slot 1) */
53f2cff6b1SEd Swarthout #undef CONFIG_PCI2
54f2cff6b1SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
558ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
560151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
57f2cff6b1SEd Swarthout 
58d9b94f28SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
59d9b94f28SJon Loeliger #define CONFIG_ENV_OVERWRITE
60f2cff6b1SEd Swarthout #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
612cfaa1aaSKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
62d9b94f28SJon Loeliger 
6325eedb2cSJon Loeliger #define CONFIG_FSL_VIA
6425eedb2cSJon Loeliger 
65d9b94f28SJon Loeliger #ifndef __ASSEMBLY__
66d9b94f28SJon Loeliger extern unsigned long get_clock_freq(void);
67d9b94f28SJon Loeliger #endif
68d9b94f28SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_clock_freq() /* sysclk for MPC85xx */
69d9b94f28SJon Loeliger 
70d9b94f28SJon Loeliger /*
71d9b94f28SJon Loeliger  * These can be toggled for performance analysis, otherwise use default.
72d9b94f28SJon Loeliger  */
73d9b94f28SJon Loeliger #define CONFIG_L2_CACHE			/* toggle L2 cache */
74d9b94f28SJon Loeliger #define CONFIG_BTB			/* toggle branch predition */
75d9b94f28SJon Loeliger 
76d9b94f28SJon Loeliger /*
77d9b94f28SJon Loeliger  * Only possible on E500 Version 2 or newer cores.
78d9b94f28SJon Loeliger  */
79d9b94f28SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS	1
80d9b94f28SJon Loeliger 
81b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
82b76aef60Schenhui zhao #define CONFIG_ADDR_MAP
83b76aef60Schenhui zhao #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
84b76aef60Schenhui zhao #endif
85b76aef60Schenhui zhao 
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
88d9b94f28SJon Loeliger 
89e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
90e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
91d9b94f28SJon Loeliger 
92e31d2c1eSJon Loeliger /* DDR Setup */
93e31d2c1eSJon Loeliger #define CONFIG_FSL_DDR2
94e31d2c1eSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE
95e31d2c1eSJon Loeliger #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
96e31d2c1eSJon Loeliger #define CONFIG_DDR_SPD
97e31d2c1eSJon Loeliger 
98867b06f4Schenhui zhao #define CONFIG_DDR_ECC
999b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
100e31d2c1eSJon Loeliger #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
101e31d2c1eSJon Loeliger 
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
104d9b94f28SJon Loeliger 
105e31d2c1eSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS	1
106e31d2c1eSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR	1
107e31d2c1eSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
108d9b94f28SJon Loeliger 
109e31d2c1eSJon Loeliger /* I2C addresses of SPD EEPROMs */
110e31d2c1eSJon Loeliger #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
111e31d2c1eSJon Loeliger 
112e31d2c1eSJon Loeliger /* Make sure required options are set */
113d9b94f28SJon Loeliger #ifndef CONFIG_SPD_EEPROM
114d9b94f28SJon Loeliger #error ("CONFIG_SPD_EEPROM is required")
115d9b94f28SJon Loeliger #endif
116d9b94f28SJon Loeliger 
117d9b94f28SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
118fff80975Schenhui zhao /*
119fff80975Schenhui zhao  * Physical Address Map
120fff80975Schenhui zhao  *
121fff80975Schenhui zhao  * 32bit:
122fff80975Schenhui zhao  * 0x0000_0000	0x7fff_ffff	DDR			2G	cacheable
123fff80975Schenhui zhao  * 0x8000_0000	0x9fff_ffff	PCI1 MEM		512M	cacheable
124fff80975Schenhui zhao  * 0xa000_0000	0xbfff_ffff	PCIe MEM		512M	cacheable
125fff80975Schenhui zhao  * 0xc000_0000	0xdfff_ffff	RapidIO			512M	cacheable
126fff80975Schenhui zhao  * 0xe000_0000	0xe00f_ffff	CCSR			1M	non-cacheable
127fff80975Schenhui zhao  * 0xe200_0000	0xe20f_ffff	PCI1 IO			1M	non-cacheable
128fff80975Schenhui zhao  * 0xe300_0000	0xe30f_ffff	PCIe IO			1M	non-cacheable
129fff80975Schenhui zhao  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M	cacheable
130fff80975Schenhui zhao  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS		1M	non-cacheable
131fff80975Schenhui zhao  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M	non-cacheable
132fff80975Schenhui zhao  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M	non-cacheable
133fff80975Schenhui zhao  *
134b76aef60Schenhui zhao  * 36bit:
135b76aef60Schenhui zhao  * 0x00000_0000	0x07fff_ffff	DDR			2G	cacheable
136b76aef60Schenhui zhao  * 0xc0000_0000	0xc1fff_ffff	PCI1 MEM		512M	cacheable
137b76aef60Schenhui zhao  * 0xc2000_0000	0xc3fff_ffff	PCIe MEM		512M	cacheable
138b76aef60Schenhui zhao  * 0xc4000_0000	0xc5fff_ffff	RapidIO			512M	cacheable
139b76aef60Schenhui zhao  * 0xfe000_0000	0xfe00f_ffff	CCSR			1M	non-cacheable
140b76aef60Schenhui zhao  * 0xfe200_0000	0xfe20f_ffff	PCI1 IO			1M	non-cacheable
141b76aef60Schenhui zhao  * 0xfe300_0000	0xfe30f_ffff	PCIe IO			1M	non-cacheable
142b76aef60Schenhui zhao  * 0xff000_0000	0xff3ff_ffff	SDRAM			64M	cacheable
143b76aef60Schenhui zhao  * 0xff800_0000	0xff80f_ffff	NVRAM/CADMUS		1M	non-cacheable
144b76aef60Schenhui zhao  * 0xfff00_0000	0xfff7f_ffff	FLASH (2nd bank)	8M	non-cacheable
145b76aef60Schenhui zhao  * 0xfff80_0000	0xfffff_ffff	FLASH (boot bank)	8M	non-cacheable
146b76aef60Schenhui zhao  *
147fff80975Schenhui zhao  */
148fff80975Schenhui zhao 
149d9b94f28SJon Loeliger 
150d9b94f28SJon Loeliger /*
151d9b94f28SJon Loeliger  * Local Bus Definitions
152d9b94f28SJon Loeliger  */
153d9b94f28SJon Loeliger 
154d9b94f28SJon Loeliger /*
155d9b94f28SJon Loeliger  * FLASH on the Local Bus
156d9b94f28SJon Loeliger  * Two banks, 8M each, using the CFI driver.
157d9b94f28SJon Loeliger  * Boot from BR0/OR0 bank at 0xff00_0000
158d9b94f28SJon Loeliger  * Alternate BR1/OR1 bank at 0xff80_0000
159d9b94f28SJon Loeliger  *
160d9b94f28SJon Loeliger  * BR0, BR1:
161d9b94f28SJon Loeliger  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
162d9b94f28SJon Loeliger  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
163d9b94f28SJon Loeliger  *    Port Size = 16 bits = BRx[19:20] = 10
164d9b94f28SJon Loeliger  *    Use GPCM = BRx[24:26] = 000
165d9b94f28SJon Loeliger  *    Valid = BRx[31] = 1
166d9b94f28SJon Loeliger  *
167d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
168d9b94f28SJon Loeliger  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001	 BR0
169d9b94f28SJon Loeliger  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001	 BR1
170d9b94f28SJon Loeliger  *
171d9b94f28SJon Loeliger  * OR0, OR1:
172d9b94f28SJon Loeliger  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
173d9b94f28SJon Loeliger  *    Reserved ORx[17:18] = 11, confusion here?
174d9b94f28SJon Loeliger  *    CSNT = ORx[20] = 1
175d9b94f28SJon Loeliger  *    ACS = half cycle delay = ORx[21:22] = 11
176d9b94f28SJon Loeliger  *    SCY = 6 = ORx[24:27] = 0110
177d9b94f28SJon Loeliger  *    TRLX = use relaxed timing = ORx[29] = 1
178d9b94f28SJon Loeliger  *    EAD = use external address latch delay = OR[31] = 1
179d9b94f28SJon Loeliger  *
180d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
181d9b94f28SJon Loeliger  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65	 ORx
182d9b94f28SJon Loeliger  */
183d9b94f28SJon Loeliger 
184fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE		0xff000000	/* start of FLASH 16M */
185b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
186b76aef60Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS	0xfff000000ull
187b76aef60Schenhui zhao #else
188fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
189b76aef60Schenhui zhao #endif
190d9b94f28SJon Loeliger 
191fff80975Schenhui zhao #define CONFIG_SYS_BR0_PRELIM \
192*7ee41107STimur Tabi 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
193fff80975Schenhui zhao #define CONFIG_SYS_BR1_PRELIM \
194fff80975Schenhui zhao 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
195d9b94f28SJon Loeliger 
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR0_PRELIM		0xff806e65
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_OR1_PRELIM		0xff806e65
198d9b94f28SJon Loeliger 
199fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BANKS_LIST \
200fff80975Schenhui zhao 	{CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
206d9b94f28SJon Loeliger 
20714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
208d9b94f28SJon Loeliger 
20900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
212d9b94f28SJon Loeliger 
213867b06f4Schenhui zhao #define CONFIG_HWCONFIG			/* enable hwconfig */
214d9b94f28SJon Loeliger 
215d9b94f28SJon Loeliger /*
216d9b94f28SJon Loeliger  * SDRAM on the Local Bus
217d9b94f28SJon Loeliger  */
218fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
219b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
220b76aef60Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS	0xff0000000ull
221b76aef60Schenhui zhao #else
222fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS	CONFIG_SYS_LBC_SDRAM_BASE
223b76aef60Schenhui zhao #endif
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
225d9b94f28SJon Loeliger 
226d9b94f28SJon Loeliger /*
227d9b94f28SJon Loeliger  * Base Register 2 and Option Register 2 configure SDRAM.
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
229d9b94f28SJon Loeliger  *
230d9b94f28SJon Loeliger  * For BR2, need:
231d9b94f28SJon Loeliger  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
232d9b94f28SJon Loeliger  *    port-size = 32-bits = BR2[19:20] = 11
233d9b94f28SJon Loeliger  *    no parity checking = BR2[21:22] = 00
234d9b94f28SJon Loeliger  *    SDRAM for MSEL = BR2[24:26] = 011
235d9b94f28SJon Loeliger  *    Valid = BR[31] = 1
236d9b94f28SJon Loeliger  *
237d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
238d9b94f28SJon Loeliger  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
239d9b94f28SJon Loeliger  *
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
241d9b94f28SJon Loeliger  * FIXME: the top 17 bits of BR2.
242d9b94f28SJon Loeliger  */
243d9b94f28SJon Loeliger 
244fff80975Schenhui zhao #define CONFIG_SYS_BR2_PRELIM \
245fff80975Schenhui zhao 	(BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
246fff80975Schenhui zhao 	| BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
247d9b94f28SJon Loeliger 
248d9b94f28SJon Loeliger /*
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
250d9b94f28SJon Loeliger  *
251d9b94f28SJon Loeliger  * For OR2, need:
252d9b94f28SJon Loeliger  *    64MB mask for AM, OR2[0:7] = 1111 1100
253d9b94f28SJon Loeliger  *		   XAM, OR2[17:18] = 11
254d9b94f28SJon Loeliger  *    9 columns OR2[19-21] = 010
255d9b94f28SJon Loeliger  *    13 rows	OR2[23-25] = 100
256d9b94f28SJon Loeliger  *    EAD set for extra time OR[31] = 1
257d9b94f28SJon Loeliger  *
258d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
259d9b94f28SJon Loeliger  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
260d9b94f28SJon Loeliger  */
261d9b94f28SJon Loeliger 
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc006901
263d9b94f28SJon Loeliger 
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004	/* LB clock ratio reg */
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000	/* LB config reg */
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000	/* LB sdram refresh timer */
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x00000000	/* LB refresh timer prescal*/
268d9b94f28SJon Loeliger 
269d9b94f28SJon Loeliger /*
270d9b94f28SJon Loeliger  * Common settings for all Local Bus SDRAM commands.
271d9b94f28SJon Loeliger  * At run time, either BSMA1516 (for CPU 1.1)
272d9b94f28SJon Loeliger  *		    or BSMA1617 (for CPU 1.0) (old)
273d9b94f28SJon Loeliger  * is OR'ed in too.
274d9b94f28SJon Loeliger  */
275b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON	( LSDMR_RFCR16		\
276b0fe93edSKumar Gala 				| LSDMR_PRETOACT7	\
277b0fe93edSKumar Gala 				| LSDMR_ACTTORW7	\
278b0fe93edSKumar Gala 				| LSDMR_BL8		\
279b0fe93edSKumar Gala 				| LSDMR_WRC4		\
280b0fe93edSKumar Gala 				| LSDMR_CL3		\
281b0fe93edSKumar Gala 				| LSDMR_RFEN		\
282d9b94f28SJon Loeliger 				)
283d9b94f28SJon Loeliger 
284d9b94f28SJon Loeliger /*
285d9b94f28SJon Loeliger  * The CADMUS registers are connected to CS3 on CDS.
286d9b94f28SJon Loeliger  * The new memory map places CADMUS at 0xf8000000.
287d9b94f28SJon Loeliger  *
288d9b94f28SJon Loeliger  * For BR3, need:
289d9b94f28SJon Loeliger  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
290d9b94f28SJon Loeliger  *    port-size = 8-bits  = BR[19:20] = 01
291d9b94f28SJon Loeliger  *    no parity checking  = BR[21:22] = 00
292d9b94f28SJon Loeliger  *    GPMC for MSEL	  = BR[24:26] = 000
293d9b94f28SJon Loeliger  *    Valid		  = BR[31]    = 1
294d9b94f28SJon Loeliger  *
295d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
296d9b94f28SJon Loeliger  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
297d9b94f28SJon Loeliger  *
298d9b94f28SJon Loeliger  * For OR3, need:
299d9b94f28SJon Loeliger  *    1 MB mask for AM,	  OR[0:16]  = 1111 1111 1111 0000 0
300d9b94f28SJon Loeliger  *    disable buffer ctrl OR[19]    = 0
301d9b94f28SJon Loeliger  *    CSNT		  OR[20]    = 1
302d9b94f28SJon Loeliger  *    ACS		  OR[21:22] = 11
303d9b94f28SJon Loeliger  *    XACS		  OR[23]    = 1
304d9b94f28SJon Loeliger  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
305d9b94f28SJon Loeliger  *    SETA		  OR[28]    = 0
306d9b94f28SJon Loeliger  *    TRLX		  OR[29]    = 1
307d9b94f28SJon Loeliger  *    EHTR		  OR[30]    = 1
308d9b94f28SJon Loeliger  *    EAD extra time	  OR[31]    = 1
309d9b94f28SJon Loeliger  *
310d9b94f28SJon Loeliger  * 0	4    8	  12   16   20	 24   28
311d9b94f28SJon Loeliger  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
312d9b94f28SJon Loeliger  */
313d9b94f28SJon Loeliger 
31425eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS
31525eedb2cSJon Loeliger 
316d9b94f28SJon Loeliger #define CADMUS_BASE_ADDR 0xf8000000
317b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
318b76aef60Schenhui zhao #define CADMUS_BASE_ADDR_PHYS	0xff8000000ull
319b76aef60Schenhui zhao #else
320fff80975Schenhui zhao #define CADMUS_BASE_ADDR_PHYS	CADMUS_BASE_ADDR
321b76aef60Schenhui zhao #endif
322fff80975Schenhui zhao #define CONFIG_SYS_BR3_PRELIM \
323fff80975Schenhui zhao 	(BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM	 0xfff00ff7
325d9b94f28SJon Loeliger 
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
328553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size of used area in RAM */
329d9b94f28SJon Loeliger 
33025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
332d9b94f28SJon Loeliger 
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
334867b06f4Schenhui zhao #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
335d9b94f28SJon Loeliger 
336d9b94f28SJon Loeliger /* Serial Port */
337d9b94f28SJon Loeliger #define CONFIG_CONS_INDEX	2
3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
342d9b94f28SJon Loeliger 
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \
344d9b94f28SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
345d9b94f28SJon Loeliger 
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
348d9b94f28SJon Loeliger 
349d9b94f28SJon Loeliger /* Use the HUSH parser */
3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
351d9b94f28SJon Loeliger 
35240d5fa35SMatthew McClintock /* pass open firmware flat tree */
353b90d2549SKumar Gala #define CONFIG_OF_LIBFDT		1
35440d5fa35SMatthew McClintock #define CONFIG_OF_BOARD_SETUP		1
355b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
35640d5fa35SMatthew McClintock 
35720476726SJon Loeliger /*
35820476726SJon Loeliger  * I2C
35920476726SJon Loeliger  */
36020476726SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
361d9b94f28SJon Loeliger #define CONFIG_HARD_I2C		/* I2C with hardware support*/
362d9b94f28SJon Loeliger #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
367d9b94f28SJon Loeliger 
368e8d18541STimur Tabi /* EEPROM */
369e8d18541STimur Tabi #define CONFIG_ID_EEPROM
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR     0x57
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
374e8d18541STimur Tabi 
375d9b94f28SJon Loeliger /*
376d9b94f28SJon Loeliger  * General PCI
377362dd830SSergei Shtylyov  * Memory space is mapped 1-1, but I/O space must start from 0.
378d9b94f28SJon Loeliger  */
3795af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
380b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
381b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_BUS		0xe0000000
382b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
383b76aef60Schenhui zhao #else
38410795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0x80000000
3855af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
386b76aef60Schenhui zhao #endif
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
388aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe2000000
3895f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
390b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
391b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
392b76aef60Schenhui zhao #else
3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe2000000
394b76aef60Schenhui zhao #endif
3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
396d9b94f28SJon Loeliger 
397f2cff6b1SEd Swarthout #ifdef CONFIG_PCIE1
398f5fa8f36SKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot"
3995af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
400b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
401b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
402b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc20000000ull
403b76aef60Schenhui zhao #else
40410795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
4055af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
406b76aef60Schenhui zhao #endif
4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
408aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xe3000000
4095f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
410b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
411b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_IO_PHYS        0xfe3000000ull
412b76aef60Schenhui zhao #else
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000
414b76aef60Schenhui zhao #endif
4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/*   1M */
416f2cff6b1SEd Swarthout #endif
41741fb7e0fSZang Roy-r61911 
41841fb7e0fSZang Roy-r61911 /*
41941fb7e0fSZang Roy-r61911  * RapidIO MMU
42041fb7e0fSZang Roy-r61911  */
421fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_VIRT	0xc0000000
422b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT
423b76aef60Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc40000000ull
424b76aef60Schenhui zhao #else
425fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc0000000
426b76aef60Schenhui zhao #endif
4278b47d7ecSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x20000000	/* 512M */
428d9b94f28SJon Loeliger 
4297f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY
4307f3f2bd2SRandy Vinson #define BRIDGE_ID 17
4317f3f2bd2SRandy Vinson #define VIA_ID 2
4327f3f2bd2SRandy Vinson #else
4337f3f2bd2SRandy Vinson #define BRIDGE_ID 28
4347f3f2bd2SRandy Vinson #define VIA_ID 4
4357f3f2bd2SRandy Vinson #endif
4367f3f2bd2SRandy Vinson 
437d9b94f28SJon Loeliger #if defined(CONFIG_PCI)
438d9b94f28SJon Loeliger 
439d9b94f28SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
440d9b94f28SJon Loeliger 
441d9b94f28SJon Loeliger #undef CONFIG_EEPRO100
442d9b94f28SJon Loeliger #undef CONFIG_TULIP
443867b06f4Schenhui zhao #define CONFIG_E1000			/* Define e1000 pci Ethernet card */
444d9b94f28SJon Loeliger 
445867b06f4Schenhui zhao #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
446f2cff6b1SEd Swarthout 
447d9b94f28SJon Loeliger #endif	/* CONFIG_PCI */
448d9b94f28SJon Loeliger 
449d9b94f28SJon Loeliger 
450d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET)
451d9b94f28SJon Loeliger 
452d9b94f28SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
453255a3577SKim Phillips #define CONFIG_TSEC1	1
454255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC0"
455255a3577SKim Phillips #define CONFIG_TSEC2	1
456255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"eTSEC1"
457255a3577SKim Phillips #define CONFIG_TSEC3	1
458255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC2"
459f2cff6b1SEd Swarthout #define CONFIG_TSEC4
460255a3577SKim Phillips #define CONFIG_TSEC4_NAME	"eTSEC3"
461d9b94f28SJon Loeliger #undef CONFIG_MPC85XX_FEC
462d9b94f28SJon Loeliger 
463d3701228Schenhui zhao #define CONFIG_PHY_MARVELL
464d3701228Schenhui zhao 
465d9b94f28SJon Loeliger #define TSEC1_PHY_ADDR		0
466d9b94f28SJon Loeliger #define TSEC2_PHY_ADDR		1
467d9b94f28SJon Loeliger #define TSEC3_PHY_ADDR		2
468d9b94f28SJon Loeliger #define TSEC4_PHY_ADDR		3
469d9b94f28SJon Loeliger 
470d9b94f28SJon Loeliger #define TSEC1_PHYIDX		0
471d9b94f28SJon Loeliger #define TSEC2_PHYIDX		0
472d9b94f28SJon Loeliger #define TSEC3_PHYIDX		0
473d9b94f28SJon Loeliger #define TSEC4_PHYIDX		0
4743a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
4753a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
4763a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
4773a79013eSAndy Fleming #define TSEC4_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
478d9b94f28SJon Loeliger 
479d9b94f28SJon Loeliger /* Options are: eTSEC[0-3] */
480d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC0"
481f2cff6b1SEd Swarthout #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
482d9b94f28SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
483d9b94f28SJon Loeliger 
484d9b94f28SJon Loeliger /*
485d9b94f28SJon Loeliger  * Environment
486d9b94f28SJon Loeliger  */
4875a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
488867b06f4Schenhui zhao #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
489867b06f4Schenhui zhao #define CONFIG_ENV_ADDR	0xfff80000
490867b06f4Schenhui zhao #else
491867b06f4Schenhui zhao #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
492867b06f4Schenhui zhao #endif
493867b06f4Schenhui zhao #define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K for env */
4940e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
495d9b94f28SJon Loeliger 
496d9b94f28SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
498d9b94f28SJon Loeliger 
4992835e518SJon Loeliger /*
500659e2f67SJon Loeliger  * BOOTP options
501659e2f67SJon Loeliger  */
502659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
503659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
504659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
505659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
506659e2f67SJon Loeliger 
507659e2f67SJon Loeliger 
508659e2f67SJon Loeliger /*
5092835e518SJon Loeliger  * Command line configuration.
5102835e518SJon Loeliger  */
5112835e518SJon Loeliger #include <config_cmd_default.h>
5122835e518SJon Loeliger 
5132835e518SJon Loeliger #define CONFIG_CMD_PING
5142835e518SJon Loeliger #define CONFIG_CMD_I2C
5152835e518SJon Loeliger #define CONFIG_CMD_MII
51682ac8c97SKumar Gala #define CONFIG_CMD_ELF
5171c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
5181c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
519199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
5202835e518SJon Loeliger 
521d9b94f28SJon Loeliger #if defined(CONFIG_PCI)
5222835e518SJon Loeliger     #define CONFIG_CMD_PCI
523d9b94f28SJon Loeliger #endif
5242835e518SJon Loeliger 
525d9b94f28SJon Loeliger 
526d9b94f28SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
527d9b94f28SJon Loeliger 
528d9b94f28SJon Loeliger /*
529d9b94f28SJon Loeliger  * Miscellaneous configurable options
530d9b94f28SJon Loeliger  */
5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
53222abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
5335be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
5362835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
538d9b94f28SJon Loeliger #else
5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
540d9b94f28SJon Loeliger #endif
5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
545d9b94f28SJon Loeliger 
546d9b94f28SJon Loeliger /*
547d9b94f28SJon Loeliger  * For booting Linux, the board info and command line data
548a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
549d9b94f28SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
550d9b94f28SJon Loeliger  */
551a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
552a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
553d9b94f28SJon Loeliger 
5542835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
555d9b94f28SJon Loeliger #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
556d9b94f28SJon Loeliger #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
557d9b94f28SJon Loeliger #endif
558d9b94f28SJon Loeliger 
559d9b94f28SJon Loeliger /*
560d9b94f28SJon Loeliger  * Environment Configuration
561d9b94f28SJon Loeliger  */
562d9b94f28SJon Loeliger 
563d9b94f28SJon Loeliger /* The mac addresses for all ethernet interface */
564d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET)
56510327dc5SAndy Fleming #define CONFIG_HAS_ETH0
566d9b94f28SJon Loeliger #define CONFIG_ETHADDR	 00:E0:0C:00:00:FD
567d9b94f28SJon Loeliger #define CONFIG_HAS_ETH1
568d9b94f28SJon Loeliger #define CONFIG_ETH1ADDR	 00:E0:0C:00:01:FD
569d9b94f28SJon Loeliger #define CONFIG_HAS_ETH2
570d9b94f28SJon Loeliger #define CONFIG_ETH2ADDR	 00:E0:0C:00:02:FD
57109f3e09eSAndy Fleming #define CONFIG_HAS_ETH3
57209f3e09eSAndy Fleming #define CONFIG_ETH3ADDR	 00:E0:0C:00:03:FD
573d9b94f28SJon Loeliger #endif
574d9b94f28SJon Loeliger 
575d9b94f28SJon Loeliger #define CONFIG_IPADDR	 192.168.1.253
576d9b94f28SJon Loeliger 
577d9b94f28SJon Loeliger #define CONFIG_HOSTNAME	 unknown
5788b3637c6SJoe Hershberger #define CONFIG_ROOTPATH	 "/nfsroot"
579b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "8548cds/uImage.uboot"
580f2cff6b1SEd Swarthout #define CONFIG_UBOOTPATH	8548cds/u-boot.bin	/* TFTP server */
581d9b94f28SJon Loeliger 
582d9b94f28SJon Loeliger #define CONFIG_SERVERIP	 192.168.1.1
583d9b94f28SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1
584d9b94f28SJon Loeliger #define CONFIG_NETMASK	 255.255.255.0
585d9b94f28SJon Loeliger 
586f2cff6b1SEd Swarthout #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
587d9b94f28SJon Loeliger 
588d9b94f28SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
589d9b94f28SJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
590d9b94f28SJon Loeliger 
591d9b94f28SJon Loeliger #define CONFIG_BAUDRATE	115200
592d9b94f28SJon Loeliger 
593d9b94f28SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS		\
594867b06f4Schenhui zhao 	"hwconfig=fsl_ddr:ecc=off\0"		\
595d9b94f28SJon Loeliger 	"netdev=eth0\0"				\
596f2cff6b1SEd Swarthout 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"	\
597f2cff6b1SEd Swarthout 	"tftpflash=tftpboot $loadaddr $uboot; "	\
59814d0a02aSWolfgang Denk 		"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "   \
59914d0a02aSWolfgang Denk 		"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	      \
60014d0a02aSWolfgang Denk 		"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
60114d0a02aSWolfgang Denk 		"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "    \
60214d0a02aSWolfgang Denk 		"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
603d9b94f28SJon Loeliger 	"consoledev=ttyS1\0"			\
604f2cff6b1SEd Swarthout 	"ramdiskaddr=2000000\0"			\
6056c543597SAndy Fleming 	"ramdiskfile=ramdisk.uboot\0"		\
6064bf4abb8SEd Swarthout 	"fdtaddr=c00000\0"			\
60722abb2d2SKumar Gala 	"fdtfile=mpc8548cds.dtb\0"
608d9b94f28SJon Loeliger 
609d9b94f28SJon Loeliger #define CONFIG_NFSBOOTCOMMAND						\
610d9b94f28SJon Loeliger    "setenv bootargs root=/dev/nfs rw "					\
611d9b94f28SJon Loeliger       "nfsroot=$serverip:$rootpath "					\
612d9b94f28SJon Loeliger       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
613d9b94f28SJon Loeliger       "console=$consoledev,$baudrate $othbootargs;"			\
614d9b94f28SJon Loeliger    "tftp $loadaddr $bootfile;"						\
6154bf4abb8SEd Swarthout    "tftp $fdtaddr $fdtfile;"						\
6164bf4abb8SEd Swarthout    "bootm $loadaddr - $fdtaddr"
6178272dc2fSAndy Fleming 
618d9b94f28SJon Loeliger 
619d9b94f28SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \
620d9b94f28SJon Loeliger    "setenv bootargs root=/dev/ram rw "					\
621d9b94f28SJon Loeliger       "console=$consoledev,$baudrate $othbootargs;"			\
622d9b94f28SJon Loeliger    "tftp $ramdiskaddr $ramdiskfile;"					\
623d9b94f28SJon Loeliger    "tftp $loadaddr $bootfile;"						\
6244bf4abb8SEd Swarthout    "tftp $fdtaddr $fdtfile;"						\
6254bf4abb8SEd Swarthout    "bootm $loadaddr $ramdiskaddr $fdtaddr"
626d9b94f28SJon Loeliger 
627d9b94f28SJon Loeliger #define CONFIG_BOOTCOMMAND	CONFIG_NFSBOOTCOMMAND
628d9b94f28SJon Loeliger 
629d9b94f28SJon Loeliger #endif	/* __CONFIG_H */
630