1d9b94f28SJon Loeliger /* 28b47d7ecSKumar Gala * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor. 3d9b94f28SJon Loeliger * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5d9b94f28SJon Loeliger */ 6d9b94f28SJon Loeliger 7d9b94f28SJon Loeliger /* 8d9b94f28SJon Loeliger * mpc8548cds board configuration file 9d9b94f28SJon Loeliger * 10d9b94f28SJon Loeliger * Please refer to doc/README.mpc85xxcds for more info. 11d9b94f28SJon Loeliger * 12d9b94f28SJon Loeliger */ 13d9b94f28SJon Loeliger #ifndef __CONFIG_H 14d9b94f28SJon Loeliger #define __CONFIG_H 15d9b94f28SJon Loeliger 162ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 172ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 182ae18241SWolfgang Denk #endif 192ae18241SWolfgang Denk 208b47d7ecSKumar Gala #define CONFIG_SYS_SRIO 218b47d7ecSKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 228b47d7ecSKumar Gala 23f2cff6b1SEd Swarthout #define CONFIG_PCI1 /* PCI controller 1 */ 24b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 25f2cff6b1SEd Swarthout #undef CONFIG_PCI2 26f2cff6b1SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 27842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 288ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 290151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 30f2cff6b1SEd Swarthout 31d9b94f28SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 32d9b94f28SJon Loeliger #define CONFIG_ENV_OVERWRITE 33f2cff6b1SEd Swarthout #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 34d9b94f28SJon Loeliger 3525eedb2cSJon Loeliger #define CONFIG_FSL_VIA 3625eedb2cSJon Loeliger 37d9b94f28SJon Loeliger #ifndef __ASSEMBLY__ 38d9b94f28SJon Loeliger extern unsigned long get_clock_freq(void); 39d9b94f28SJon Loeliger #endif 40d9b94f28SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 41d9b94f28SJon Loeliger 42d9b94f28SJon Loeliger /* 43d9b94f28SJon Loeliger * These can be toggled for performance analysis, otherwise use default. 44d9b94f28SJon Loeliger */ 45d9b94f28SJon Loeliger #define CONFIG_L2_CACHE /* toggle L2 cache */ 46d9b94f28SJon Loeliger #define CONFIG_BTB /* toggle branch predition */ 47d9b94f28SJon Loeliger 48d9b94f28SJon Loeliger /* 49d9b94f28SJon Loeliger * Only possible on E500 Version 2 or newer cores. 50d9b94f28SJon Loeliger */ 51d9b94f28SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS 1 52d9b94f28SJon Loeliger 53b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 54b76aef60Schenhui zhao #define CONFIG_ADDR_MAP 55b76aef60Schenhui zhao #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 56b76aef60Schenhui zhao #endif 57b76aef60Schenhui zhao 586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 60d9b94f28SJon Loeliger 61e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 62e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 63d9b94f28SJon Loeliger 64e31d2c1eSJon Loeliger /* DDR Setup */ 65e31d2c1eSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 66e31d2c1eSJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 67e31d2c1eSJon Loeliger #define CONFIG_DDR_SPD 68e31d2c1eSJon Loeliger 69867b06f4Schenhui zhao #define CONFIG_DDR_ECC 709b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 71e31d2c1eSJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 72e31d2c1eSJon Loeliger 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 75d9b94f28SJon Loeliger 76e31d2c1eSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 77e31d2c1eSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 78d9b94f28SJon Loeliger 79e31d2c1eSJon Loeliger /* I2C addresses of SPD EEPROMs */ 80e31d2c1eSJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 81e31d2c1eSJon Loeliger 82e31d2c1eSJon Loeliger /* Make sure required options are set */ 83d9b94f28SJon Loeliger #ifndef CONFIG_SPD_EEPROM 84d9b94f28SJon Loeliger #error ("CONFIG_SPD_EEPROM is required") 85d9b94f28SJon Loeliger #endif 86d9b94f28SJon Loeliger 87d9b94f28SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 88fff80975Schenhui zhao /* 89fff80975Schenhui zhao * Physical Address Map 90fff80975Schenhui zhao * 91fff80975Schenhui zhao * 32bit: 92fff80975Schenhui zhao * 0x0000_0000 0x7fff_ffff DDR 2G cacheable 93fff80975Schenhui zhao * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable 94fff80975Schenhui zhao * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable 95fff80975Schenhui zhao * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable 96fff80975Schenhui zhao * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 97fff80975Schenhui zhao * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable 98fff80975Schenhui zhao * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable 99fff80975Schenhui zhao * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable 100fff80975Schenhui zhao * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable 101fff80975Schenhui zhao * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 102fff80975Schenhui zhao * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 103fff80975Schenhui zhao * 104b76aef60Schenhui zhao * 36bit: 105b76aef60Schenhui zhao * 0x00000_0000 0x07fff_ffff DDR 2G cacheable 106b76aef60Schenhui zhao * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable 107b76aef60Schenhui zhao * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable 108b76aef60Schenhui zhao * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable 109b76aef60Schenhui zhao * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable 110b76aef60Schenhui zhao * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable 111b76aef60Schenhui zhao * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable 112b76aef60Schenhui zhao * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable 113b76aef60Schenhui zhao * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable 114b76aef60Schenhui zhao * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable 115b76aef60Schenhui zhao * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable 116b76aef60Schenhui zhao * 117fff80975Schenhui zhao */ 118fff80975Schenhui zhao 119d9b94f28SJon Loeliger /* 120d9b94f28SJon Loeliger * Local Bus Definitions 121d9b94f28SJon Loeliger */ 122d9b94f28SJon Loeliger 123d9b94f28SJon Loeliger /* 124d9b94f28SJon Loeliger * FLASH on the Local Bus 125d9b94f28SJon Loeliger * Two banks, 8M each, using the CFI driver. 126d9b94f28SJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 127d9b94f28SJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 128d9b94f28SJon Loeliger * 129d9b94f28SJon Loeliger * BR0, BR1: 130d9b94f28SJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 131d9b94f28SJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 132d9b94f28SJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 133d9b94f28SJon Loeliger * Use GPCM = BRx[24:26] = 000 134d9b94f28SJon Loeliger * Valid = BRx[31] = 1 135d9b94f28SJon Loeliger * 136d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 137d9b94f28SJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 138d9b94f28SJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 139d9b94f28SJon Loeliger * 140d9b94f28SJon Loeliger * OR0, OR1: 141d9b94f28SJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 142d9b94f28SJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 143d9b94f28SJon Loeliger * CSNT = ORx[20] = 1 144d9b94f28SJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 145d9b94f28SJon Loeliger * SCY = 6 = ORx[24:27] = 0110 146d9b94f28SJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 147d9b94f28SJon Loeliger * EAD = use external address latch delay = OR[31] = 1 148d9b94f28SJon Loeliger * 149d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 150d9b94f28SJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 151d9b94f28SJon Loeliger */ 152d9b94f28SJon Loeliger 153fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 154b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 155b76aef60Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull 156b76aef60Schenhui zhao #else 157fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 158b76aef60Schenhui zhao #endif 159d9b94f28SJon Loeliger 160fff80975Schenhui zhao #define CONFIG_SYS_BR0_PRELIM \ 1617ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V) 162fff80975Schenhui zhao #define CONFIG_SYS_BR1_PRELIM \ 163fff80975Schenhui zhao (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 164d9b94f28SJon Loeliger 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 167d9b94f28SJon Loeliger 168fff80975Schenhui zhao #define CONFIG_SYS_FLASH_BANKS_LIST \ 169fff80975Schenhui zhao {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS} 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 175d9b94f28SJon Loeliger 17614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 177d9b94f28SJon Loeliger 17800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 181d9b94f28SJon Loeliger 182867b06f4Schenhui zhao #define CONFIG_HWCONFIG /* enable hwconfig */ 183d9b94f28SJon Loeliger 184d9b94f28SJon Loeliger /* 185d9b94f28SJon Loeliger * SDRAM on the Local Bus 186d9b94f28SJon Loeliger */ 187fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 188b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 189b76aef60Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull 190b76aef60Schenhui zhao #else 191fff80975Schenhui zhao #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE 192b76aef60Schenhui zhao #endif 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 194d9b94f28SJon Loeliger 195d9b94f28SJon Loeliger /* 196d9b94f28SJon Loeliger * Base Register 2 and Option Register 2 configure SDRAM. 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 198d9b94f28SJon Loeliger * 199d9b94f28SJon Loeliger * For BR2, need: 200d9b94f28SJon Loeliger * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 201d9b94f28SJon Loeliger * port-size = 32-bits = BR2[19:20] = 11 202d9b94f28SJon Loeliger * no parity checking = BR2[21:22] = 00 203d9b94f28SJon Loeliger * SDRAM for MSEL = BR2[24:26] = 011 204d9b94f28SJon Loeliger * Valid = BR[31] = 1 205d9b94f28SJon Loeliger * 206d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 207d9b94f28SJon Loeliger * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 208d9b94f28SJon Loeliger * 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 210d9b94f28SJon Loeliger * FIXME: the top 17 bits of BR2. 211d9b94f28SJon Loeliger */ 212d9b94f28SJon Loeliger 213fff80975Schenhui zhao #define CONFIG_SYS_BR2_PRELIM \ 214fff80975Schenhui zhao (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \ 215fff80975Schenhui zhao | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V) 216d9b94f28SJon Loeliger 217d9b94f28SJon Loeliger /* 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 219d9b94f28SJon Loeliger * 220d9b94f28SJon Loeliger * For OR2, need: 221d9b94f28SJon Loeliger * 64MB mask for AM, OR2[0:7] = 1111 1100 222d9b94f28SJon Loeliger * XAM, OR2[17:18] = 11 223d9b94f28SJon Loeliger * 9 columns OR2[19-21] = 010 224d9b94f28SJon Loeliger * 13 rows OR2[23-25] = 100 225d9b94f28SJon Loeliger * EAD set for extra time OR[31] = 1 226d9b94f28SJon Loeliger * 227d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 228d9b94f28SJon Loeliger * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 229d9b94f28SJon Loeliger */ 230d9b94f28SJon Loeliger 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 232d9b94f28SJon Loeliger 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 237d9b94f28SJon Loeliger 238d9b94f28SJon Loeliger /* 239d9b94f28SJon Loeliger * Common settings for all Local Bus SDRAM commands. 240d9b94f28SJon Loeliger * At run time, either BSMA1516 (for CPU 1.1) 241d9b94f28SJon Loeliger * or BSMA1617 (for CPU 1.0) (old) 242d9b94f28SJon Loeliger * is OR'ed in too. 243d9b94f28SJon Loeliger */ 244b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 245b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 246b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 247b0fe93edSKumar Gala | LSDMR_BL8 \ 248b0fe93edSKumar Gala | LSDMR_WRC4 \ 249b0fe93edSKumar Gala | LSDMR_CL3 \ 250b0fe93edSKumar Gala | LSDMR_RFEN \ 251d9b94f28SJon Loeliger ) 252d9b94f28SJon Loeliger 253d9b94f28SJon Loeliger /* 254d9b94f28SJon Loeliger * The CADMUS registers are connected to CS3 on CDS. 255d9b94f28SJon Loeliger * The new memory map places CADMUS at 0xf8000000. 256d9b94f28SJon Loeliger * 257d9b94f28SJon Loeliger * For BR3, need: 258d9b94f28SJon Loeliger * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 259d9b94f28SJon Loeliger * port-size = 8-bits = BR[19:20] = 01 260d9b94f28SJon Loeliger * no parity checking = BR[21:22] = 00 261d9b94f28SJon Loeliger * GPMC for MSEL = BR[24:26] = 000 262d9b94f28SJon Loeliger * Valid = BR[31] = 1 263d9b94f28SJon Loeliger * 264d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 265d9b94f28SJon Loeliger * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 266d9b94f28SJon Loeliger * 267d9b94f28SJon Loeliger * For OR3, need: 268d9b94f28SJon Loeliger * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 269d9b94f28SJon Loeliger * disable buffer ctrl OR[19] = 0 270d9b94f28SJon Loeliger * CSNT OR[20] = 1 271d9b94f28SJon Loeliger * ACS OR[21:22] = 11 272d9b94f28SJon Loeliger * XACS OR[23] = 1 273d9b94f28SJon Loeliger * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 274d9b94f28SJon Loeliger * SETA OR[28] = 0 275d9b94f28SJon Loeliger * TRLX OR[29] = 1 276d9b94f28SJon Loeliger * EHTR OR[30] = 1 277d9b94f28SJon Loeliger * EAD extra time OR[31] = 1 278d9b94f28SJon Loeliger * 279d9b94f28SJon Loeliger * 0 4 8 12 16 20 24 28 280d9b94f28SJon Loeliger * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 281d9b94f28SJon Loeliger */ 282d9b94f28SJon Loeliger 28325eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 28425eedb2cSJon Loeliger 285d9b94f28SJon Loeliger #define CADMUS_BASE_ADDR 0xf8000000 286b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 287b76aef60Schenhui zhao #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull 288b76aef60Schenhui zhao #else 289fff80975Schenhui zhao #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR 290b76aef60Schenhui zhao #endif 291fff80975Schenhui zhao #define CONFIG_SYS_BR3_PRELIM \ 292fff80975Schenhui zhao (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V) 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 294d9b94f28SJon Loeliger 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 297553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 298d9b94f28SJon Loeliger 29925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 301d9b94f28SJon Loeliger 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 303867b06f4Schenhui zhao #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 304d9b94f28SJon Loeliger 305d9b94f28SJon Loeliger /* Serial Port */ 306d9b94f28SJon Loeliger #define CONFIG_CONS_INDEX 2 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 310d9b94f28SJon Loeliger 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 312d9b94f28SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 313d9b94f28SJon Loeliger 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 316d9b94f28SJon Loeliger 31720476726SJon Loeliger /* 31820476726SJon Loeliger * I2C 31920476726SJon Loeliger */ 32000f792e0SHeiko Schocher #define CONFIG_SYS_I2C 32100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 32200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 32300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 32400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 32500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 326d9b94f28SJon Loeliger 327e8d18541STimur Tabi /* EEPROM */ 328e8d18541STimur Tabi #define CONFIG_ID_EEPROM 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 333e8d18541STimur Tabi 334d9b94f28SJon Loeliger /* 335d9b94f28SJon Loeliger * General PCI 336362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 337d9b94f28SJon Loeliger */ 3385af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 339b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 340b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000 341b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull 342b76aef60Schenhui zhao #else 34310795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 3445af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 345b76aef60Schenhui zhao #endif 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 347aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 3485f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 349b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 350b76aef60Schenhui zhao #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull 351b76aef60Schenhui zhao #else 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 353b76aef60Schenhui zhao #endif 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 355d9b94f28SJon Loeliger 356f2cff6b1SEd Swarthout #ifdef CONFIG_PCIE1 357f5fa8f36SKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot" 3585af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 359b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 360b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 361b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull 362b76aef60Schenhui zhao #else 36310795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 3645af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 365b76aef60Schenhui zhao #endif 3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 367aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000 3685f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 369b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 370b76aef60Schenhui zhao #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull 371b76aef60Schenhui zhao #else 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 373b76aef60Schenhui zhao #endif 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ 375f2cff6b1SEd Swarthout #endif 37641fb7e0fSZang Roy-r61911 37741fb7e0fSZang Roy-r61911 /* 37841fb7e0fSZang Roy-r61911 * RapidIO MMU 37941fb7e0fSZang Roy-r61911 */ 380fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000 381b76aef60Schenhui zhao #ifdef CONFIG_PHYS_64BIT 382b76aef60Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull 383b76aef60Schenhui zhao #else 384fff80975Schenhui zhao #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000 385b76aef60Schenhui zhao #endif 3868b47d7ecSKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ 387d9b94f28SJon Loeliger 3887f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 3897f3f2bd2SRandy Vinson #define BRIDGE_ID 17 3907f3f2bd2SRandy Vinson #define VIA_ID 2 3917f3f2bd2SRandy Vinson #else 3927f3f2bd2SRandy Vinson #define BRIDGE_ID 28 3937f3f2bd2SRandy Vinson #define VIA_ID 4 3947f3f2bd2SRandy Vinson #endif 3957f3f2bd2SRandy Vinson 396d9b94f28SJon Loeliger #if defined(CONFIG_PCI) 397d9b94f28SJon Loeliger #undef CONFIG_EEPRO100 398d9b94f28SJon Loeliger #undef CONFIG_TULIP 399d9b94f28SJon Loeliger 400867b06f4Schenhui zhao #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 401f2cff6b1SEd Swarthout 402d9b94f28SJon Loeliger #endif /* CONFIG_PCI */ 403d9b94f28SJon Loeliger 404d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET) 405d9b94f28SJon Loeliger 406d9b94f28SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 407255a3577SKim Phillips #define CONFIG_TSEC1 1 408255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC0" 409255a3577SKim Phillips #define CONFIG_TSEC2 1 410255a3577SKim Phillips #define CONFIG_TSEC2_NAME "eTSEC1" 411255a3577SKim Phillips #define CONFIG_TSEC3 1 412255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC2" 413f2cff6b1SEd Swarthout #define CONFIG_TSEC4 414255a3577SKim Phillips #define CONFIG_TSEC4_NAME "eTSEC3" 415d9b94f28SJon Loeliger #undef CONFIG_MPC85XX_FEC 416d9b94f28SJon Loeliger 417d3701228Schenhui zhao #define CONFIG_PHY_MARVELL 418d3701228Schenhui zhao 419d9b94f28SJon Loeliger #define TSEC1_PHY_ADDR 0 420d9b94f28SJon Loeliger #define TSEC2_PHY_ADDR 1 421d9b94f28SJon Loeliger #define TSEC3_PHY_ADDR 2 422d9b94f28SJon Loeliger #define TSEC4_PHY_ADDR 3 423d9b94f28SJon Loeliger 424d9b94f28SJon Loeliger #define TSEC1_PHYIDX 0 425d9b94f28SJon Loeliger #define TSEC2_PHYIDX 0 426d9b94f28SJon Loeliger #define TSEC3_PHYIDX 0 427d9b94f28SJon Loeliger #define TSEC4_PHYIDX 0 4283a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 4293a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 4303a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 4313a79013eSAndy Fleming #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 432d9b94f28SJon Loeliger 433d9b94f28SJon Loeliger /* Options are: eTSEC[0-3] */ 434d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "eTSEC0" 435d9b94f28SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 436d9b94f28SJon Loeliger 437d9b94f28SJon Loeliger /* 438d9b94f28SJon Loeliger * Environment 439d9b94f28SJon Loeliger */ 440867b06f4Schenhui zhao #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 441867b06f4Schenhui zhao #define CONFIG_ENV_ADDR 0xfff80000 442867b06f4Schenhui zhao #else 443867b06f4Schenhui zhao #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 444867b06f4Schenhui zhao #endif 445867b06f4Schenhui zhao #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */ 4460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 447d9b94f28SJon Loeliger 448d9b94f28SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 450d9b94f28SJon Loeliger 4512835e518SJon Loeliger /* 452659e2f67SJon Loeliger * BOOTP options 453659e2f67SJon Loeliger */ 454659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 455659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 456659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 457659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 458659e2f67SJon Loeliger 459d9b94f28SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 460d9b94f28SJon Loeliger 461d9b94f28SJon Loeliger /* 462d9b94f28SJon Loeliger * Miscellaneous configurable options 463d9b94f28SJon Loeliger */ 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 46522abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4665be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 468d9b94f28SJon Loeliger 469d9b94f28SJon Loeliger /* 470d9b94f28SJon Loeliger * For booting Linux, the board info and command line data 471a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 472d9b94f28SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 473d9b94f28SJon Loeliger */ 474a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 475a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 476d9b94f28SJon Loeliger 4772835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 478d9b94f28SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 479d9b94f28SJon Loeliger #endif 480d9b94f28SJon Loeliger 481d9b94f28SJon Loeliger /* 482d9b94f28SJon Loeliger * Environment Configuration 483d9b94f28SJon Loeliger */ 484d9b94f28SJon Loeliger #if defined(CONFIG_TSEC_ENET) 48510327dc5SAndy Fleming #define CONFIG_HAS_ETH0 486d9b94f28SJon Loeliger #define CONFIG_HAS_ETH1 487d9b94f28SJon Loeliger #define CONFIG_HAS_ETH2 48809f3e09eSAndy Fleming #define CONFIG_HAS_ETH3 489d9b94f28SJon Loeliger #endif 490d9b94f28SJon Loeliger 491d9b94f28SJon Loeliger #define CONFIG_IPADDR 192.168.1.253 492d9b94f28SJon Loeliger 493d9b94f28SJon Loeliger #define CONFIG_HOSTNAME unknown 4948b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 495b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "8548cds/uImage.uboot" 496f2cff6b1SEd Swarthout #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */ 497d9b94f28SJon Loeliger 498d9b94f28SJon Loeliger #define CONFIG_SERVERIP 192.168.1.1 499d9b94f28SJon Loeliger #define CONFIG_GATEWAYIP 192.168.1.1 500d9b94f28SJon Loeliger #define CONFIG_NETMASK 255.255.255.0 501d9b94f28SJon Loeliger 502f2cff6b1SEd Swarthout #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 503d9b94f28SJon Loeliger 504d9b94f28SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 505867b06f4Schenhui zhao "hwconfig=fsl_ddr:ecc=off\0" \ 506d9b94f28SJon Loeliger "netdev=eth0\0" \ 5075368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 508f2cff6b1SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 5095368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 5105368c55dSMarek Vasut " +$filesize; " \ 5115368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 5125368c55dSMarek Vasut " +$filesize; " \ 5135368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 5145368c55dSMarek Vasut " $filesize; " \ 5155368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 5165368c55dSMarek Vasut " +$filesize; " \ 5175368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 5185368c55dSMarek Vasut " $filesize\0" \ 519d9b94f28SJon Loeliger "consoledev=ttyS1\0" \ 520f2cff6b1SEd Swarthout "ramdiskaddr=2000000\0" \ 5216c543597SAndy Fleming "ramdiskfile=ramdisk.uboot\0" \ 522*b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 52322abb2d2SKumar Gala "fdtfile=mpc8548cds.dtb\0" 524d9b94f28SJon Loeliger 525d9b94f28SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 526d9b94f28SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 527d9b94f28SJon Loeliger "nfsroot=$serverip:$rootpath " \ 528d9b94f28SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 529d9b94f28SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 530d9b94f28SJon Loeliger "tftp $loadaddr $bootfile;" \ 5314bf4abb8SEd Swarthout "tftp $fdtaddr $fdtfile;" \ 5324bf4abb8SEd Swarthout "bootm $loadaddr - $fdtaddr" 5338272dc2fSAndy Fleming 534d9b94f28SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 535d9b94f28SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 536d9b94f28SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 537d9b94f28SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 538d9b94f28SJon Loeliger "tftp $loadaddr $bootfile;" \ 5394bf4abb8SEd Swarthout "tftp $fdtaddr $fdtfile;" \ 5404bf4abb8SEd Swarthout "bootm $loadaddr $ramdiskaddr $fdtaddr" 541d9b94f28SJon Loeliger 542d9b94f28SJon Loeliger #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 543d9b94f28SJon Loeliger 544d9b94f28SJon Loeliger #endif /* __CONFIG_H */ 545