xref: /rk3399_rockchip-uboot/include/configs/MPC8544DS.h (revision ab5cda9f88c3eaf9cf599adc3a3375906c4ed904)
1 /*
2  * Copyright 2007 Freescale Semiconductor, Inc.
3  *
4  * See file CREDITS for list of people who contributed to this
5  * project.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22 
23 /*
24  * mpc8544ds board configuration file
25  *
26  */
27 #ifndef __CONFIG_H
28 #define __CONFIG_H
29 
30 /* High Level Configuration Options */
31 #define CONFIG_BOOKE		1	/* BOOKE */
32 #define CONFIG_E500		1	/* BOOKE e500 family */
33 #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
34 #define CONFIG_MPC8544		1
35 #define CONFIG_MPC8544DS	1
36 
37 #define CONFIG_PCI		1	/* Enable PCI/PCIE */
38 #define CONFIG_PCI1		1	/* PCI controller 1 */
39 #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
40 #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
41 #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
42 #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
43 #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
44 
45 #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
46 
47 #define CONFIG_TSEC_ENET		/* tsec ethernet support */
48 #define CONFIG_ENV_OVERWRITE
49 #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
50 #undef CONFIG_DDR_DLL
51 #define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
52 
53 #define CONFIG_DDR_ECC			/* only for ECC DDR module */
54 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
55 #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
56 
57 #define CONFIG_DDR_ECC_CMD
58 #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
59 
60 /*
61  * When initializing flash, if we cannot find the manufacturer ID,
62  * assume this is the AMD flash associated with the CDS board.
63  * This allows booting from a promjet.
64  */
65 #define CONFIG_ASSUME_AMD_FLASH
66 
67 #define MPC85xx_DDR_SDRAM_CLK_CNTL	/* 85xx has clock control reg */
68 
69 #ifndef __ASSEMBLY__
70 extern unsigned long get_board_sys_clk(unsigned long dummy);
71 #endif
72 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
73 
74 /*
75  * These can be toggled for performance analysis, otherwise use default.
76  */
77 #define CONFIG_L2_CACHE			/* toggle L2 cache */
78 #define CONFIG_BTB			/* toggle branch predition */
79 #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
80 
81 /*
82  * Only possible on E500 Version 2 or newer cores.
83  */
84 #define CONFIG_ENABLE_36BIT_PHYS	1
85 
86 #define CFG_MEMTEST_START	0x00200000	/* memtest works on */
87 #define CFG_MEMTEST_END		0x00400000
88 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
89 
90 /*
91  * Base addresses -- Note these are effective addresses where the
92  * actual resources get mapped (not physical addresses)
93  */
94 #define CFG_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
95 #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
96 #define CFG_CCSRBAR_PHYS	CFG_CCSRBAR	/* physical addr of CCSRBAR */
97 #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
98 
99 #define CFG_PCI1_ADDR		(CFG_CCSRBAR+0x8000)
100 #define CFG_PCIE1_ADDR		(CFG_CCSRBAR+0xa000)
101 #define CFG_PCIE2_ADDR		(CFG_CCSRBAR+0x9000)
102 #define CFG_PCIE3_ADDR		(CFG_CCSRBAR+0xb000)
103 
104 /*
105  * DDR Setup
106  */
107 #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
108 #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
109 
110 #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
111 
112 /*
113  * Make sure required options are set
114  */
115 #ifndef CONFIG_SPD_EEPROM
116 #error ("CONFIG_SPD_EEPROM is required")
117 #endif
118 
119 #undef CONFIG_CLOCKS_IN_MHZ
120 
121 /*
122  * Memory map
123  *
124  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
125  *
126  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
127  *
128  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
129  *
130  * 0xe000_0000	0xe00f_ffff	CCSR			1M non-cacheable
131  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
132  *
133  * Localbus cacheable
134  *
135  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M Cacheable
136  * 0xf401_0000	0xf401_3fff	L1 for stack		4K Cacheable TLB0
137  *
138  * Localbus non-cacheable
139  *
140  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS (*)	1M non-cacheable
141  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M non-cacheable
142  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M non-cacheable
143  *
144  */
145 
146 /*
147  * Local Bus Definitions
148  */
149 #define CFG_BOOT_BLOCK		0xfc000000	/* boot TLB */
150 
151 #define CFG_FLASH_BASE		0xff800000	/* start of FLASH 8M */
152 
153 #define CFG_BR0_PRELIM		0xff801001
154 #define CFG_BR1_PRELIM		0xfe801001
155 
156 #define CFG_OR0_PRELIM		0xff806e65
157 #define CFG_OR1_PRELIM		0xff806e65
158 
159 #define CFG_FLASH_BANKS_LIST	{0xfe800000,CFG_FLASH_BASE}
160 
161 #define CFG_FLASH_QUIET_TEST
162 #define CFG_MAX_FLASH_BANKS	2		/* number of banks */
163 #define CFG_MAX_FLASH_SECT	128		/* sectors per device */
164 #undef	CFG_FLASH_CHECKSUM
165 #define CFG_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
166 #define CFG_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
167 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
168 
169 #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
170 
171 #define CFG_FLASH_CFI_DRIVER
172 #define CFG_FLASH_CFI
173 #define CFG_FLASH_EMPTY_INFO
174 
175 #define CFG_LBC_NONCACHE_BASE	0xf8000000
176 
177 #define CFG_BR2_PRELIM		0xf8201001	/* port size 16bit */
178 #define CFG_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/
179 
180 #define CFG_BR3_PRELIM		0xf8100801	/* port size 8bit */
181 #define CFG_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/
182 
183 #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
184 #define PIXIS_BASE	0xf8100000	/* PIXIS registers */
185 #define PIXIS_ID		0x0	/* Board ID at offset 0 */
186 #define PIXIS_VER		0x1	/* Board version at offset 1 */
187 #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
188 #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
189 #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch
190 					 * register */
191 #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
192 #define PIXIS_VCTL		0x10	/* VELA Control Register */
193 #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
194 #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
195 #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
196 #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
197 #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
198 #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
199 #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
200 #define CFG_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/
201 
202 
203 /* define to use L1 as initial stack */
204 #define CONFIG_L1_INIT_RAM	1
205 #define CFG_INIT_L1_LOCK	1
206 #define CFG_INIT_L1_ADDR	0xf4010000	/* Initial L1 address */
207 #define CFG_INIT_L1_END		0x00004000	/* End of used area in RAM */
208 
209 /* define to use L2SRAM as initial stack */
210 #undef CONFIG_L2_INIT_RAM
211 #define CFG_INIT_L2_ADDR	0xf8fc0000
212 #define CFG_INIT_L2_END		0x00040000	/* End of used area in RAM */
213 
214 #ifdef CONFIG_L1_INIT_RAM
215 #define CFG_INIT_RAM_ADDR	CFG_INIT_L1_ADDR
216 #define CFG_INIT_RAM_END	CFG_INIT_L1_END
217 #else
218 #define CFG_INIT_RAM_ADDR	CFG_INIT_L2_ADDR
219 #define CFG_INIT_RAM_END	CFG_INIT_L2_END
220 #endif
221 
222 #define CFG_GBL_DATA_SIZE	128	/* num bytes initial data */
223 #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
224 #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
225 
226 #define CFG_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
227 #define CFG_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
228 
229 /* Serial Port - controlled on board with jumper J8
230  * open - index 2
231  * shorted - index 1
232  */
233 #define CONFIG_CONS_INDEX	1
234 #undef	CONFIG_SERIAL_SOFTWARE_FIFO
235 #define CFG_NS16550
236 #define CFG_NS16550_SERIAL
237 #define CFG_NS16550_REG_SIZE	1
238 #define CFG_NS16550_CLK		get_bus_freq(0)
239 
240 #define CFG_BAUDRATE_TABLE	\
241 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
242 
243 #define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500)
244 #define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600)
245 
246 /* Use the HUSH parser */
247 #define CFG_HUSH_PARSER
248 #ifdef	CFG_HUSH_PARSER
249 #define CFG_PROMPT_HUSH_PS2 "> "
250 #endif
251 
252 /* pass open firmware flat tree */
253 #define CONFIG_OF_LIBFDT		1
254 #define CONFIG_OF_BOARD_SETUP		1
255 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
256 
257 /* I2C */
258 #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
259 #define CONFIG_HARD_I2C		/* I2C with hardware support */
260 #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
261 #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
262 #define CFG_I2C_EEPROM_ADDR	0x57
263 #define CFG_I2C_SLAVE		0x7F
264 #define CFG_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
265 #define CFG_I2C_OFFSET		0x3100
266 
267 /*
268  * General PCI
269  * Memory space is mapped 1-1, but I/O space must start from 0.
270  */
271 #define CFG_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */
272 #define CFG_PCI_PHYS		0xc0000000	/* 512M PCI TLB */
273 
274 #define CFG_PCI1_MEM_BASE	0xc0000000
275 #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
276 #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
277 #define CFG_PCI1_IO_BASE	0x00000000
278 #define CFG_PCI1_IO_PHYS	0xe1000000
279 #define CFG_PCI1_IO_SIZE	0x00010000	/* 64k */
280 
281 /* PCI view of System Memory */
282 #define CFG_PCI_MEMORY_BUS	0x00000000
283 #define CFG_PCI_MEMORY_PHYS	0x00000000
284 #define CFG_PCI_MEMORY_SIZE	0x80000000
285 
286 /* controller 2, Slot 1, tgtid 1, Base address 9000 */
287 #define CFG_PCIE2_MEM_BASE	0x80000000
288 #define CFG_PCIE2_MEM_PHYS	CFG_PCIE2_MEM_BASE
289 #define CFG_PCIE2_MEM_SIZE	0x20000000	/* 512M */
290 #define CFG_PCIE2_IO_BASE	0x00000000
291 #define CFG_PCIE2_IO_PHYS	0xe1010000
292 #define CFG_PCIE2_IO_SIZE	0x00010000	/* 64k */
293 
294 /* controller 1, Slot 2,tgtid 2, Base address a000 */
295 #define CFG_PCIE1_MEM_BASE	0xa0000000
296 #define CFG_PCIE1_MEM_PHYS	CFG_PCIE1_MEM_BASE
297 #define CFG_PCIE1_MEM_SIZE	0x10000000	/* 256M */
298 #define CFG_PCIE1_IO_BASE	0x00000000
299 #define CFG_PCIE1_IO_PHYS	0xe1020000
300 #define CFG_PCIE1_IO_SIZE	0x00010000	/* 64k */
301 
302 /* controller 3, direct to uli, tgtid 3, Base address b000 */
303 #define CFG_PCIE3_MEM_BASE	0xb0000000
304 #define CFG_PCIE3_MEM_PHYS	CFG_PCIE3_MEM_BASE
305 #define CFG_PCIE3_MEM_SIZE	0x00100000	/* 1M */
306 #define CFG_PCIE3_IO_BASE	0x00000000
307 #define CFG_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */
308 #define CFG_PCIE3_IO_SIZE	0x00100000	/* 1M */
309 #define CFG_PCIE3_MEM_BASE2	0xb0200000
310 #define CFG_PCIE3_MEM_PHYS2	CFG_PCIE3_MEM_BASE2
311 #define CFG_PCIE3_MEM_SIZE2	0x00200000	/* 1M */
312 
313 #if defined(CONFIG_PCI)
314 
315 #define CONFIG_NET_MULTI
316 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
317 
318 #undef CONFIG_EEPRO100
319 #undef CONFIG_TULIP
320 #define CONFIG_RTL8139
321 
322 #ifdef CONFIG_RTL8139
323 /* This macro is used by RTL8139 but not defined in PPC architecture */
324 #define KSEG1ADDR(x)		(x)
325 #define _IO_BASE	0x00000000
326 #endif
327 
328 #ifndef CONFIG_PCI_PNP
329 	#define PCI_ENET0_IOADDR	CFG_PCI1_IO_BASE
330 	#define PCI_ENET0_MEMADDR	CFG_PCI1_IO_BASE
331 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
332 #endif
333 
334 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
335 #define CONFIG_DOS_PARTITION
336 #define CONFIG_SCSI_AHCI
337 
338 #ifdef CONFIG_SCSI_AHCI
339 #define CONFIG_SATA_ULI5288
340 #define CFG_SCSI_MAX_SCSI_ID	4
341 #define CFG_SCSI_MAX_LUN	1
342 #define CFG_SCSI_MAX_DEVICE	(CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
343 #define CFG_SCSI_MAXDEVICE	CFG_SCSI_MAX_DEVICE
344 #endif /* SCSCI */
345 
346 #endif	/* CONFIG_PCI */
347 
348 
349 #if defined(CONFIG_TSEC_ENET)
350 
351 #ifndef CONFIG_NET_MULTI
352 #define CONFIG_NET_MULTI	1
353 #endif
354 
355 #define CONFIG_MII		1	/* MII PHY management */
356 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
357 #define CONFIG_TSEC1	1
358 #define CONFIG_TSEC1_NAME	"eTSEC1"
359 #define CONFIG_TSEC3	1
360 #define CONFIG_TSEC3_NAME	"eTSEC3"
361 
362 #define TSEC1_PHY_ADDR		0
363 #define TSEC3_PHY_ADDR		1
364 
365 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
366 #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
367 
368 #define TSEC1_PHYIDX		0
369 #define TSEC3_PHYIDX		0
370 
371 #define CONFIG_ETHPRIME		"eTSEC1"
372 
373 #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
374 #endif	/* CONFIG_TSEC_ENET */
375 
376 /*
377  * Environment
378  */
379 #define CFG_ENV_IS_IN_FLASH	1
380 #if CFG_MONITOR_BASE > 0xfff80000
381 #define CFG_ENV_ADDR		0xfff80000
382 #else
383 #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
384 #endif
385 #define CFG_ENV_SIZE		0x2000
386 #define CFG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) */
387 
388 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
389 #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
390 
391 /*
392  * BOOTP options
393  */
394 #define CONFIG_BOOTP_BOOTFILESIZE
395 #define CONFIG_BOOTP_BOOTPATH
396 #define CONFIG_BOOTP_GATEWAY
397 #define CONFIG_BOOTP_HOSTNAME
398 
399 
400 /*
401  * Command line configuration.
402  */
403 #include <config_cmd_default.h>
404 
405 #define CONFIG_CMD_PING
406 #define CONFIG_CMD_I2C
407 #define CONFIG_CMD_MII
408 #define CONFIG_CMD_ELF
409 
410 #if defined(CONFIG_PCI)
411     #define CONFIG_CMD_PCI
412     #define CONFIG_CMD_BEDBUG
413     #define CONFIG_CMD_NET
414     #define CONFIG_CMD_SCSI
415     #define CONFIG_CMD_EXT2
416 #endif
417 
418 
419 #undef CONFIG_WATCHDOG			/* watchdog disabled */
420 
421 /*
422  * Miscellaneous configurable options
423  */
424 #define CFG_LONGHELP			/* undef to save memory	*/
425 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
426 #define CFG_LOAD_ADDR	0x2000000	/* default load address */
427 #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
428 #if defined(CONFIG_CMD_KGDB)
429 #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
430 #else
431 #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
432 #endif
433 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
434 #define CFG_MAXARGS	16		/* max number of command args */
435 #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
436 #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
437 
438 /*
439  * For booting Linux, the board info and command line data
440  * have to be in the first 8 MB of memory, since this is
441  * the maximum mapped by the Linux kernel during initialization.
442  */
443 #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
444 
445 /*
446  * Internal Definitions
447  *
448  * Boot Flags
449  */
450 #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
451 #define BOOTFLAG_WARM	0x02		/* Software reboot */
452 
453 #if defined(CONFIG_CMD_KGDB)
454 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
455 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
456 #endif
457 
458 /*
459  * Environment Configuration
460  */
461 
462 /* The mac addresses for all ethernet interface */
463 #if defined(CONFIG_TSEC_ENET)
464 #define CONFIG_HAS_ETH0
465 #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
466 #define CONFIG_HAS_ETH1
467 #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
468 #endif
469 
470 #define CONFIG_IPADDR	192.168.1.251
471 
472 #define CONFIG_HOSTNAME	8544ds_unknown
473 #define CONFIG_ROOTPATH	/nfs/mpc85xx
474 #define CONFIG_BOOTFILE	8544ds/uImage.uboot
475 #define CONFIG_UBOOTPATH	8544ds/u-boot.bin	/* TFTP server */
476 
477 #define CONFIG_SERVERIP	192.168.1.1
478 #define CONFIG_GATEWAYIP 192.168.1.1
479 #define CONFIG_NETMASK	255.255.0.0
480 
481 #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
482 
483 #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
484 #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
485 
486 #define CONFIG_BAUDRATE	115200
487 
488 #define	CONFIG_EXTRA_ENV_SETTINGS				\
489  "netdev=eth0\0"						\
490  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
491  "tftpflash=tftpboot $loadaddr $uboot; "			\
492 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
493 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
494 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
495 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
496 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
497  "consoledev=ttyS0\0"				\
498  "ramdiskaddr=2000000\0"			\
499  "ramdiskfile=8544ds/ramdisk.uboot\0"		\
500  "fdtaddr=c00000\0"				\
501  "fdtfile=8544ds/mpc8544ds.dtb\0"		\
502  "bdev=sda3\0"
503 
504 #define CONFIG_NFSBOOTCOMMAND		\
505  "setenv bootargs root=/dev/nfs rw "	\
506  "nfsroot=$serverip:$rootpath "		\
507  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
508  "console=$consoledev,$baudrate $othbootargs;"	\
509  "tftp $loadaddr $bootfile;"		\
510  "tftp $fdtaddr $fdtfile;"		\
511  "bootm $loadaddr - $fdtaddr"
512 
513 #define CONFIG_RAMBOOTCOMMAND		\
514  "setenv bootargs root=/dev/ram rw "	\
515  "console=$consoledev,$baudrate $othbootargs;"	\
516  "tftp $ramdiskaddr $ramdiskfile;"	\
517  "tftp $loadaddr $bootfile;"		\
518  "tftp $fdtaddr $fdtfile;"		\
519  "bootm $loadaddr $ramdiskaddr $fdtaddr"
520 
521 #define CONFIG_BOOTCOMMAND		\
522  "setenv bootargs root=/dev/$bdev rw "	\
523  "console=$consoledev,$baudrate $othbootargs;"	\
524  "tftp $loadaddr $bootfile;"		\
525  "tftp $fdtaddr $fdtfile;"		\
526  "bootm $loadaddr - $fdtaddr"
527 
528 #endif	/* __CONFIG_H */
529