10cde4b00SJon Loeliger /* 20cde4b00SJon Loeliger * Copyright 2007 Freescale Semiconductor, Inc. 30cde4b00SJon Loeliger * 40cde4b00SJon Loeliger * See file CREDITS for list of people who contributed to this 50cde4b00SJon Loeliger * project. 60cde4b00SJon Loeliger * 70cde4b00SJon Loeliger * This program is free software; you can redistribute it and/or 80cde4b00SJon Loeliger * modify it under the terms of the GNU General Public License as 90cde4b00SJon Loeliger * published by the Free Software Foundation; either version 2 of 100cde4b00SJon Loeliger * the License, or (at your option) any later version. 110cde4b00SJon Loeliger * 120cde4b00SJon Loeliger * This program is distributed in the hope that it will be useful, 130cde4b00SJon Loeliger * but WITHOUT ANY WARRANTY; without even the implied warranty of 140cde4b00SJon Loeliger * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 150cde4b00SJon Loeliger * GNU General Public License for more details. 160cde4b00SJon Loeliger * 170cde4b00SJon Loeliger * You should have received a copy of the GNU General Public License 180cde4b00SJon Loeliger * along with this program; if not, write to the Free Software 190cde4b00SJon Loeliger * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 200cde4b00SJon Loeliger * MA 02111-1307 USA 210cde4b00SJon Loeliger */ 220cde4b00SJon Loeliger 230cde4b00SJon Loeliger /* 240cde4b00SJon Loeliger * mpc8544ds board configuration file 250cde4b00SJon Loeliger * 260cde4b00SJon Loeliger */ 270cde4b00SJon Loeliger #ifndef __CONFIG_H 280cde4b00SJon Loeliger #define __CONFIG_H 290cde4b00SJon Loeliger 300cde4b00SJon Loeliger /* High Level Configuration Options */ 310cde4b00SJon Loeliger #define CONFIG_BOOKE 1 /* BOOKE */ 320cde4b00SJon Loeliger #define CONFIG_E500 1 /* BOOKE e500 family */ 330cde4b00SJon Loeliger #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */ 340cde4b00SJon Loeliger #define CONFIG_MPC8544 1 350cde4b00SJon Loeliger #define CONFIG_MPC8544DS 1 360cde4b00SJon Loeliger 37837f1ba0SEd Swarthout #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 38837f1ba0SEd Swarthout #define CONFIG_PCI1 1 /* PCI controller 1 */ 39837f1ba0SEd Swarthout #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 40837f1ba0SEd Swarthout #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 41837f1ba0SEd Swarthout #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 42837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 438ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 440151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 450cde4b00SJon Loeliger 464bcae9c9SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 47*f6155c6fSRoy Zang #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/ 484bcae9c9SKumar Gala 490cde4b00SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 500cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE 51837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 520cde4b00SJon Loeliger 530cde4b00SJon Loeliger /* 540cde4b00SJon Loeliger * When initializing flash, if we cannot find the manufacturer ID, 550cde4b00SJon Loeliger * assume this is the AMD flash associated with the CDS board. 560cde4b00SJon Loeliger * This allows booting from a promjet. 570cde4b00SJon Loeliger */ 580cde4b00SJon Loeliger #define CONFIG_ASSUME_AMD_FLASH 590cde4b00SJon Loeliger 600cde4b00SJon Loeliger #ifndef __ASSEMBLY__ 610cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy); 620cde4b00SJon Loeliger #endif 630cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 640cde4b00SJon Loeliger 650cde4b00SJon Loeliger /* 660cde4b00SJon Loeliger * These can be toggled for performance analysis, otherwise use default. 670cde4b00SJon Loeliger */ 680cde4b00SJon Loeliger #define CONFIG_L2_CACHE /* toggle L2 cache */ 690cde4b00SJon Loeliger #define CONFIG_BTB /* toggle branch predition */ 700cde4b00SJon Loeliger 710cde4b00SJon Loeliger /* 720cde4b00SJon Loeliger * Only possible on E500 Version 2 or newer cores. 730cde4b00SJon Loeliger */ 740cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS 1 750cde4b00SJon Loeliger 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 780cde4b00SJon Loeliger #define CONFIG_PANIC_HANG /* do not reset board on panic */ 790cde4b00SJon Loeliger 800cde4b00SJon Loeliger /* 810cde4b00SJon Loeliger * Base addresses -- Note these are effective addresses where the 820cde4b00SJon Loeliger * actual resources get mapped (not physical addresses) 830cde4b00SJon Loeliger */ 846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 880cde4b00SJon Loeliger 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000) 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0xb000) 930cde4b00SJon Loeliger 941167a2fdSKumar Gala /* DDR Setup */ 951167a2fdSKumar Gala #define CONFIG_FSL_DDR2 961167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 971167a2fdSKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 981167a2fdSKumar Gala #define CONFIG_DDR_SPD 990cde4b00SJon Loeliger 1009b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 1011167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 1021167a2fdSKumar Gala 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1051167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM 1061167a2fdSKumar Gala 1071167a2fdSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 1081167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1091167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 1101167a2fdSKumar Gala 1111167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */ 1120cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 1130cde4b00SJon Loeliger 1141167a2fdSKumar Gala /* Make sure required options are set */ 1150cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM 1160cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required") 1170cde4b00SJon Loeliger #endif 1180cde4b00SJon Loeliger 1190cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 1200cde4b00SJon Loeliger 1210cde4b00SJon Loeliger /* 1220cde4b00SJon Loeliger * Memory map 1230cde4b00SJon Loeliger * 1240cde4b00SJon Loeliger * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 1250cde4b00SJon Loeliger * 1260cde4b00SJon Loeliger * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 1270cde4b00SJon Loeliger * 1280cde4b00SJon Loeliger * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 1290cde4b00SJon Loeliger * 1300cde4b00SJon Loeliger * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 1310cde4b00SJon Loeliger * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 1320cde4b00SJon Loeliger * 1330cde4b00SJon Loeliger * Localbus cacheable 1340cde4b00SJon Loeliger * 1350cde4b00SJon Loeliger * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable 1360cde4b00SJon Loeliger * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0 1370cde4b00SJon Loeliger * 1380cde4b00SJon Loeliger * Localbus non-cacheable 1390cde4b00SJon Loeliger * 1400cde4b00SJon Loeliger * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable 1410cde4b00SJon Loeliger * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 1420cde4b00SJon Loeliger * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 1430cde4b00SJon Loeliger * 1440cde4b00SJon Loeliger */ 1450cde4b00SJon Loeliger 1460cde4b00SJon Loeliger /* 1470cde4b00SJon Loeliger * Local Bus Definitions 1480cde4b00SJon Loeliger */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */ 1500cde4b00SJon Loeliger 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */ 1520cde4b00SJon Loeliger 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfe801001 1550cde4b00SJon Loeliger 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 1580cde4b00SJon Loeliger 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} 1600cde4b00SJon Loeliger 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 16781e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 1680cde4b00SJon Loeliger 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 1700cde4b00SJon Loeliger 17100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 1740cde4b00SJon Loeliger 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 1760cde4b00SJon Loeliger 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/ 1790cde4b00SJon Loeliger 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 1820cde4b00SJon Loeliger 1837608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 1840cde4b00SJon Loeliger #define PIXIS_BASE 0xf8100000 /* PIXIS registers */ 1850cde4b00SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1860cde4b00SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 1870cde4b00SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 1880cde4b00SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 1890cde4b00SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch 1900cde4b00SJon Loeliger * register */ 1910cde4b00SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 1920cde4b00SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 1930cde4b00SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 1940cde4b00SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 1950cde4b00SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 1966bb5b412SKumar Gala #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 1976bb5b412SKumar Gala #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 1980cde4b00SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 1990cde4b00SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 2000cde4b00SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 2010cde4b00SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 2025a8a163aSAndy Fleming #define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */ 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 2045a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER 0x2 2055a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER 0x1 2065a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER 0x20 2075a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER 0x40 208bff188baSLiu Yu #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER) 209bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER) 2100cde4b00SJon Loeliger 2110cde4b00SJon Loeliger 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 2150cde4b00SJon Loeliger 2160cde4b00SJon Loeliger 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 2200cde4b00SJon Loeliger 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 2230cde4b00SJon Loeliger 2240cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8 2250cde4b00SJon Loeliger * open - index 2 2260cde4b00SJon Loeliger * shorted - index 1 2270cde4b00SJon Loeliger */ 2280cde4b00SJon Loeliger #define CONFIG_CONS_INDEX 1 2290cde4b00SJon Loeliger #undef CONFIG_SERIAL_SOFTWARE_FIFO 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2340cde4b00SJon Loeliger 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2360cde4b00SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 2370cde4b00SJon Loeliger 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 2400cde4b00SJon Loeliger 2410cde4b00SJon Loeliger /* Use the HUSH parser */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 2450cde4b00SJon Loeliger #endif 2460cde4b00SJon Loeliger 2470cde4b00SJon Loeliger /* pass open firmware flat tree */ 248addce57eSKumar Gala #define CONFIG_OF_LIBFDT 1 2490cde4b00SJon Loeliger #define CONFIG_OF_BOARD_SETUP 1 250addce57eSKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2510cde4b00SJon Loeliger 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL 1 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF 1 2541167a2fdSKumar Gala 2550cde4b00SJon Loeliger /* I2C */ 2560cde4b00SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 2570cde4b00SJon Loeliger #define CONFIG_HARD_I2C /* I2C with hardware support */ 2580cde4b00SJon Loeliger #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3100 2640cde4b00SJon Loeliger 2650cde4b00SJon Loeliger /* 2660cde4b00SJon Loeliger * General PCI 2670cde4b00SJon Loeliger * Memory space is mapped 1-1, but I/O space must start from 0. 2680cde4b00SJon Loeliger */ 2695af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */ 2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */ 2715af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */ 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */ 2730cde4b00SJon Loeliger 2745af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000 27510795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000 2765af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 278aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 2795f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 2820cde4b00SJon Loeliger 2830cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */ 2845af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000 28510795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000 2865af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 288aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000 2895f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 2920cde4b00SJon Loeliger 2930cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */ 2945af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 29510795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 2965af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 298aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000 2995f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 3020cde4b00SJon Loeliger 3030cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */ 3045af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 30510795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000 3065af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */ 308aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */ 3095f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */ 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */ 3125af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000 31310795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000 3145af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */ 3160cde4b00SJon Loeliger 3170cde4b00SJon Loeliger #if defined(CONFIG_PCI) 3180cde4b00SJon Loeliger 319630d9bfcSKumar Gala /*PCIE video card used*/ 320aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 321630d9bfcSKumar Gala 322630d9bfcSKumar Gala /*PCI video card used*/ 323aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 324630d9bfcSKumar Gala 325630d9bfcSKumar Gala /* video */ 326630d9bfcSKumar Gala #define CONFIG_VIDEO 327630d9bfcSKumar Gala 328630d9bfcSKumar Gala #if defined(CONFIG_VIDEO) 329630d9bfcSKumar Gala #define CONFIG_BIOSEMU 330630d9bfcSKumar Gala #define CONFIG_CFB_CONSOLE 331630d9bfcSKumar Gala #define CONFIG_VIDEO_SW_CURSOR 332630d9bfcSKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 333630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB 334630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO 335630d9bfcSKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/ 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 337630d9bfcSKumar Gala #endif 338630d9bfcSKumar Gala 3390cde4b00SJon Loeliger #define CONFIG_NET_MULTI 3400cde4b00SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3410cde4b00SJon Loeliger 3420cde4b00SJon Loeliger #undef CONFIG_EEPRO100 3430cde4b00SJon Loeliger #undef CONFIG_TULIP 3440cde4b00SJon Loeliger #define CONFIG_RTL8139 3450cde4b00SJon Loeliger 3460cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP 3475f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 3485f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 3490cde4b00SJon Loeliger #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 3500cde4b00SJon Loeliger #endif 3510cde4b00SJon Loeliger 3520cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3530cde4b00SJon Loeliger #define CONFIG_DOS_PARTITION 3540cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI 3550cde4b00SJon Loeliger 3560cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI 3570cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 3620cde4b00SJon Loeliger #endif /* SCSCI */ 3630cde4b00SJon Loeliger 3640cde4b00SJon Loeliger #endif /* CONFIG_PCI */ 3650cde4b00SJon Loeliger 3660cde4b00SJon Loeliger 3670cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 3680cde4b00SJon Loeliger 3690cde4b00SJon Loeliger #ifndef CONFIG_NET_MULTI 3700cde4b00SJon Loeliger #define CONFIG_NET_MULTI 1 3710cde4b00SJon Loeliger #endif 3720cde4b00SJon Loeliger 3730cde4b00SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 3740cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 375255a3577SKim Phillips #define CONFIG_TSEC1 1 376255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 377255a3577SKim Phillips #define CONFIG_TSEC3 1 378255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 379837f1ba0SEd Swarthout 380bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD 381652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER 1 382652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET 0x1c 383652f7c2eSAndy Fleming 3840cde4b00SJon Loeliger #define TSEC1_PHY_ADDR 0 3850cde4b00SJon Loeliger #define TSEC3_PHY_ADDR 1 3860cde4b00SJon Loeliger 3873a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3883a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3893a79013eSAndy Fleming 3900cde4b00SJon Loeliger #define TSEC1_PHYIDX 0 3910cde4b00SJon Loeliger #define TSEC3_PHYIDX 0 3920cde4b00SJon Loeliger 3930cde4b00SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 3940cde4b00SJon Loeliger 3950cde4b00SJon Loeliger #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 3960cde4b00SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 3970cde4b00SJon Loeliger 3980cde4b00SJon Loeliger /* 3990cde4b00SJon Loeliger * Environment 4000cde4b00SJon Loeliger */ 4015a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 4030e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 4040cde4b00SJon Loeliger #else 4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000) 4060cde4b00SJon Loeliger #endif 4070e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4080e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */ 4090cde4b00SJon Loeliger 4100cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4120cde4b00SJon Loeliger 4132835e518SJon Loeliger /* 414659e2f67SJon Loeliger * BOOTP options 415659e2f67SJon Loeliger */ 416659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 417659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 418659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 419659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 420659e2f67SJon Loeliger 421659e2f67SJon Loeliger 422659e2f67SJon Loeliger /* 4232835e518SJon Loeliger * Command line configuration. 4242835e518SJon Loeliger */ 4252835e518SJon Loeliger #include <config_cmd_default.h> 4262835e518SJon Loeliger 4272835e518SJon Loeliger #define CONFIG_CMD_PING 4282835e518SJon Loeliger #define CONFIG_CMD_I2C 4292835e518SJon Loeliger #define CONFIG_CMD_MII 43082ac8c97SKumar Gala #define CONFIG_CMD_ELF 4311c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 4321c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 4332835e518SJon Loeliger 4340cde4b00SJon Loeliger #if defined(CONFIG_PCI) 4352835e518SJon Loeliger #define CONFIG_CMD_PCI 4362835e518SJon Loeliger #define CONFIG_CMD_BEDBUG 4372835e518SJon Loeliger #define CONFIG_CMD_NET 438837f1ba0SEd Swarthout #define CONFIG_CMD_SCSI 439837f1ba0SEd Swarthout #define CONFIG_CMD_EXT2 4400cde4b00SJon Loeliger #endif 4412835e518SJon Loeliger 4420cde4b00SJon Loeliger 4430cde4b00SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 4440cde4b00SJon Loeliger 4450cde4b00SJon Loeliger /* 4460cde4b00SJon Loeliger * Miscellaneous configurable options 4470cde4b00SJon Loeliger */ 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 44950c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4522835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4540cde4b00SJon Loeliger #else 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4560cde4b00SJon Loeliger #endif 4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 4610cde4b00SJon Loeliger 4620cde4b00SJon Loeliger /* 4630cde4b00SJon Loeliger * For booting Linux, the board info and command line data 46489188a62SKumar Gala * have to be in the first 16 MB of memory, since this is 4650cde4b00SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 4660cde4b00SJon Loeliger */ 46789188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 4680cde4b00SJon Loeliger 4690cde4b00SJon Loeliger /* 4700cde4b00SJon Loeliger * Internal Definitions 4710cde4b00SJon Loeliger * 4720cde4b00SJon Loeliger * Boot Flags 4730cde4b00SJon Loeliger */ 4740cde4b00SJon Loeliger #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 4750cde4b00SJon Loeliger #define BOOTFLAG_WARM 0x02 /* Software reboot */ 4760cde4b00SJon Loeliger 4772835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4780cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 4790cde4b00SJon Loeliger #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 4800cde4b00SJon Loeliger #endif 4810cde4b00SJon Loeliger 4820cde4b00SJon Loeliger /* 4830cde4b00SJon Loeliger * Environment Configuration 4840cde4b00SJon Loeliger */ 4850cde4b00SJon Loeliger 4860cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */ 4870cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 488ea5877e3SKumar Gala #define CONFIG_HAS_ETH0 4890cde4b00SJon Loeliger #define CONFIG_ETHADDR 00:E0:0C:02:00:FD 4900cde4b00SJon Loeliger #define CONFIG_HAS_ETH1 4910cde4b00SJon Loeliger #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD 4920cde4b00SJon Loeliger #endif 4930cde4b00SJon Loeliger 4940cde4b00SJon Loeliger #define CONFIG_IPADDR 192.168.1.251 4950cde4b00SJon Loeliger 4960cde4b00SJon Loeliger #define CONFIG_HOSTNAME 8544ds_unknown 4970cde4b00SJon Loeliger #define CONFIG_ROOTPATH /nfs/mpc85xx 498837f1ba0SEd Swarthout #define CONFIG_BOOTFILE 8544ds/uImage.uboot 499837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */ 5000cde4b00SJon Loeliger 50150c03c8cSKumar Gala #define CONFIG_SERVERIP 192.168.1.1 50250c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 5030cde4b00SJon Loeliger #define CONFIG_NETMASK 255.255.0.0 5040cde4b00SJon Loeliger 5050cde4b00SJon Loeliger #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 5060cde4b00SJon Loeliger 5070cde4b00SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 5080cde4b00SJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 5090cde4b00SJon Loeliger 5100cde4b00SJon Loeliger #define CONFIG_BAUDRATE 115200 5110cde4b00SJon Loeliger 5120cde4b00SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 5130cde4b00SJon Loeliger "netdev=eth0\0" \ 514837f1ba0SEd Swarthout "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 515837f1ba0SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 516837f1ba0SEd Swarthout "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 517837f1ba0SEd Swarthout "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 518837f1ba0SEd Swarthout "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 519837f1ba0SEd Swarthout "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 520837f1ba0SEd Swarthout "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 5210cde4b00SJon Loeliger "consoledev=ttyS0\0" \ 5220cde4b00SJon Loeliger "ramdiskaddr=2000000\0" \ 523837f1ba0SEd Swarthout "ramdiskfile=8544ds/ramdisk.uboot\0" \ 52450c03c8cSKumar Gala "fdtaddr=c00000\0" \ 52550c03c8cSKumar Gala "fdtfile=8544ds/mpc8544ds.dtb\0" \ 52650c03c8cSKumar Gala "bdev=sda3\0" 5270cde4b00SJon Loeliger 5280cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 5290cde4b00SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 5300cde4b00SJon Loeliger "nfsroot=$serverip:$rootpath " \ 5310cde4b00SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5320cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5330cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 53450c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 53550c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 5360cde4b00SJon Loeliger 5370cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 5380cde4b00SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 5390cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5400cde4b00SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 5410cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 54250c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 54350c03c8cSKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 5440cde4b00SJon Loeliger 5450cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND \ 546837f1ba0SEd Swarthout "setenv bootargs root=/dev/$bdev rw " \ 5470cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5480cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 54950c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 55050c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 5510cde4b00SJon Loeliger 5520cde4b00SJon Loeliger #endif /* __CONFIG_H */ 553