10cde4b00SJon Loeliger /* 27c57f3e8SKumar Gala * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc. 30cde4b00SJon Loeliger * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 50cde4b00SJon Loeliger */ 60cde4b00SJon Loeliger 70cde4b00SJon Loeliger /* 80cde4b00SJon Loeliger * mpc8544ds board configuration file 90cde4b00SJon Loeliger * 100cde4b00SJon Loeliger */ 110cde4b00SJon Loeliger #ifndef __CONFIG_H 120cde4b00SJon Loeliger #define __CONFIG_H 130cde4b00SJon Loeliger 14*9ae14ca2SYork Sun #define CONFIG_SYS_GENERIC_BOARD 15*9ae14ca2SYork Sun #define CONFIG_DISPLAY_BOARDINFO 16*9ae14ca2SYork Sun 170cde4b00SJon Loeliger /* High Level Configuration Options */ 180cde4b00SJon Loeliger #define CONFIG_BOOKE 1 /* BOOKE */ 190cde4b00SJon Loeliger #define CONFIG_E500 1 /* BOOKE e500 family */ 200cde4b00SJon Loeliger #define CONFIG_MPC8544 1 210cde4b00SJon Loeliger #define CONFIG_MPC8544DS 1 220cde4b00SJon Loeliger 232ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 242ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 252ae18241SWolfgang Denk #endif 262ae18241SWolfgang Denk 27837f1ba0SEd Swarthout #define CONFIG_PCI 1 /* Enable PCI/PCIE */ 28837f1ba0SEd Swarthout #define CONFIG_PCI1 1 /* PCI controller 1 */ 29837f1ba0SEd Swarthout #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */ 30837f1ba0SEd Swarthout #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */ 31837f1ba0SEd Swarthout #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */ 32837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 33842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 348ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 350151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 360cde4b00SJon Loeliger 374bcae9c9SKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 384bcae9c9SKumar Gala 390cde4b00SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 400cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE 41837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 420cde4b00SJon Loeliger 430cde4b00SJon Loeliger #ifndef __ASSEMBLY__ 440cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy); 450cde4b00SJon Loeliger #endif 460cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 470cde4b00SJon Loeliger 480cde4b00SJon Loeliger /* 490cde4b00SJon Loeliger * These can be toggled for performance analysis, otherwise use default. 500cde4b00SJon Loeliger */ 510cde4b00SJon Loeliger #define CONFIG_L2_CACHE /* toggle L2 cache */ 520cde4b00SJon Loeliger #define CONFIG_BTB /* toggle branch predition */ 530cde4b00SJon Loeliger 540cde4b00SJon Loeliger /* 550cde4b00SJon Loeliger * Only possible on E500 Version 2 or newer cores. 560cde4b00SJon Loeliger */ 570cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS 1 580cde4b00SJon Loeliger 596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 610cde4b00SJon Loeliger #define CONFIG_PANIC_HANG /* do not reset board on panic */ 620cde4b00SJon Loeliger 63e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 64e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 650cde4b00SJon Loeliger 661167a2fdSKumar Gala /* DDR Setup */ 675614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2 681167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 691167a2fdSKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 701167a2fdSKumar Gala #define CONFIG_DDR_SPD 710cde4b00SJon Loeliger 729b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 731167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 741167a2fdSKumar Gala 756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 771167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM 781167a2fdSKumar Gala 791167a2fdSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS 1 801167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 811167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 821167a2fdSKumar Gala 831167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */ 840cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 850cde4b00SJon Loeliger 861167a2fdSKumar Gala /* Make sure required options are set */ 870cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM 880cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required") 890cde4b00SJon Loeliger #endif 900cde4b00SJon Loeliger 910cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 920cde4b00SJon Loeliger 930cde4b00SJon Loeliger /* 940cde4b00SJon Loeliger * Memory map 950cde4b00SJon Loeliger * 960cde4b00SJon Loeliger * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 970cde4b00SJon Loeliger * 980cde4b00SJon Loeliger * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 990cde4b00SJon Loeliger * 1000cde4b00SJon Loeliger * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 1010cde4b00SJon Loeliger * 1020cde4b00SJon Loeliger * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 1030cde4b00SJon Loeliger * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 1040cde4b00SJon Loeliger * 1050cde4b00SJon Loeliger * Localbus cacheable 1060cde4b00SJon Loeliger * 1070cde4b00SJon Loeliger * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable 1080cde4b00SJon Loeliger * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0 1090cde4b00SJon Loeliger * 1100cde4b00SJon Loeliger * Localbus non-cacheable 1110cde4b00SJon Loeliger * 1120cde4b00SJon Loeliger * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable 1130cde4b00SJon Loeliger * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 1140cde4b00SJon Loeliger * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 1150cde4b00SJon Loeliger * 1160cde4b00SJon Loeliger */ 1170cde4b00SJon Loeliger 1180cde4b00SJon Loeliger /* 1190cde4b00SJon Loeliger * Local Bus Definitions 1200cde4b00SJon Loeliger */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */ 1220cde4b00SJon Loeliger 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */ 1240cde4b00SJon Loeliger 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfe801001 1270cde4b00SJon Loeliger 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 1300cde4b00SJon Loeliger 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} 1320cde4b00SJon Loeliger 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 13981e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 1400cde4b00SJon Loeliger 14114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1420cde4b00SJon Loeliger 14300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 1460cde4b00SJon Loeliger 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 1480cde4b00SJon Loeliger 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/ 1510cde4b00SJon Loeliger 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 1540cde4b00SJon Loeliger 1557608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 1560cde4b00SJon Loeliger #define PIXIS_BASE 0xf8100000 /* PIXIS registers */ 1570cde4b00SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1580cde4b00SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 1590cde4b00SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 1600cde4b00SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 1610cde4b00SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch 1620cde4b00SJon Loeliger * register */ 1630cde4b00SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 1640cde4b00SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 1650cde4b00SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 1660cde4b00SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 1670cde4b00SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 1686bb5b412SKumar Gala #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 1696bb5b412SKumar Gala #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 1700cde4b00SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 1710cde4b00SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 1720cde4b00SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 1730cde4b00SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 1745a8a163aSAndy Fleming #define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 1765a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER 0x2 1775a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER 0x1 1785a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER 0x20 1795a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER 0x40 180bff188baSLiu Yu #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER) 181bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER) 1820cde4b00SJon Loeliger 1830cde4b00SJon Loeliger 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */ 186553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 1870cde4b00SJon Loeliger 1880cde4b00SJon Loeliger 18925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1910cde4b00SJon Loeliger 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 1940cde4b00SJon Loeliger 1950cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8 1960cde4b00SJon Loeliger * open - index 2 1970cde4b00SJon Loeliger * shorted - index 1 1980cde4b00SJon Loeliger */ 1990cde4b00SJon Loeliger #define CONFIG_CONS_INDEX 1 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2040cde4b00SJon Loeliger 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2060cde4b00SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 2070cde4b00SJon Loeliger 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 2100cde4b00SJon Loeliger 2110cde4b00SJon Loeliger /* Use the HUSH parser */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2130cde4b00SJon Loeliger 2140cde4b00SJon Loeliger /* pass open firmware flat tree */ 215addce57eSKumar Gala #define CONFIG_OF_LIBFDT 1 2160cde4b00SJon Loeliger #define CONFIG_OF_BOARD_SETUP 1 217addce57eSKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2180cde4b00SJon Loeliger 2190cde4b00SJon Loeliger /* I2C */ 22000f792e0SHeiko Schocher #define CONFIG_SYS_I2C 22100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 22200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 22300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 22400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 22500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2270cde4b00SJon Loeliger 2280cde4b00SJon Loeliger /* 2290cde4b00SJon Loeliger * General PCI 2300cde4b00SJon Loeliger * Memory space is mapped 1-1, but I/O space must start from 0. 2310cde4b00SJon Loeliger */ 2325af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */ 2345af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */ 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */ 2360cde4b00SJon Loeliger 2375af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000 23810795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000 2395af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 241aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 2425f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 2450cde4b00SJon Loeliger 2460cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */ 24764a1686aSKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 1" 2485af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000 24910795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000 2505af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 252aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000 2535f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 2560cde4b00SJon Loeliger 2570cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */ 25864a1686aSKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 2" 2595af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 26010795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 2615af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 263aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000 2645f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 2670cde4b00SJon Loeliger 2680cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */ 26964a1686aSKumar Gala #define CONFIG_SYS_PCIE3_NAME "ULI" 2705af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 27110795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000 2725af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */ 274aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */ 2755f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */ 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */ 2785af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000 27910795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000 2805af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */ 2820cde4b00SJon Loeliger 2830cde4b00SJon Loeliger #if defined(CONFIG_PCI) 2840cde4b00SJon Loeliger 285630d9bfcSKumar Gala /*PCIE video card used*/ 286aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 287630d9bfcSKumar Gala 288630d9bfcSKumar Gala /*PCI video card used*/ 289aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 290630d9bfcSKumar Gala 291630d9bfcSKumar Gala /* video */ 292630d9bfcSKumar Gala #define CONFIG_VIDEO 293630d9bfcSKumar Gala 294630d9bfcSKumar Gala #if defined(CONFIG_VIDEO) 295630d9bfcSKumar Gala #define CONFIG_BIOSEMU 296630d9bfcSKumar Gala #define CONFIG_CFB_CONSOLE 297630d9bfcSKumar Gala #define CONFIG_VIDEO_SW_CURSOR 298630d9bfcSKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 299630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB 300630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO 301630d9bfcSKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/ 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 303630d9bfcSKumar Gala #endif 304630d9bfcSKumar Gala 3050cde4b00SJon Loeliger #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3060cde4b00SJon Loeliger 3070cde4b00SJon Loeliger #undef CONFIG_EEPRO100 3080cde4b00SJon Loeliger #undef CONFIG_TULIP 3090cde4b00SJon Loeliger #define CONFIG_RTL8139 3100cde4b00SJon Loeliger 3110cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP 3125f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 3135f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 3140cde4b00SJon Loeliger #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 3150cde4b00SJon Loeliger #endif 3160cde4b00SJon Loeliger 3170cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3180cde4b00SJon Loeliger #define CONFIG_DOS_PARTITION 3190cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI 3200cde4b00SJon Loeliger 3210cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI 322344ca0b4SRob Herring #define CONFIG_LIBATA 3230cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 3280cde4b00SJon Loeliger #endif /* SCSCI */ 3290cde4b00SJon Loeliger 3300cde4b00SJon Loeliger #endif /* CONFIG_PCI */ 3310cde4b00SJon Loeliger 3320cde4b00SJon Loeliger 3330cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 3340cde4b00SJon Loeliger 3350cde4b00SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 3360cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 337255a3577SKim Phillips #define CONFIG_TSEC1 1 338255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 339255a3577SKim Phillips #define CONFIG_TSEC3 1 340255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 341837f1ba0SEd Swarthout 342bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD 343652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER 1 344652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET 0x1c 345652f7c2eSAndy Fleming 3460cde4b00SJon Loeliger #define TSEC1_PHY_ADDR 0 3470cde4b00SJon Loeliger #define TSEC3_PHY_ADDR 1 3480cde4b00SJon Loeliger 3493a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3503a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3513a79013eSAndy Fleming 3520cde4b00SJon Loeliger #define TSEC1_PHYIDX 0 3530cde4b00SJon Loeliger #define TSEC3_PHYIDX 0 3540cde4b00SJon Loeliger 3550cde4b00SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 3560cde4b00SJon Loeliger 3570cde4b00SJon Loeliger #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 3580cde4b00SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 3590cde4b00SJon Loeliger 3600cde4b00SJon Loeliger /* 3610cde4b00SJon Loeliger * Environment 3620cde4b00SJon Loeliger */ 3635a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 3650e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 3660cde4b00SJon Loeliger #else 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000) 3680cde4b00SJon Loeliger #endif 3690e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3700e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */ 3710cde4b00SJon Loeliger 3720cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3740cde4b00SJon Loeliger 3752835e518SJon Loeliger /* 376659e2f67SJon Loeliger * BOOTP options 377659e2f67SJon Loeliger */ 378659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 379659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 380659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 381659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 382659e2f67SJon Loeliger 383659e2f67SJon Loeliger 384659e2f67SJon Loeliger /* 3852835e518SJon Loeliger * Command line configuration. 3862835e518SJon Loeliger */ 3872835e518SJon Loeliger #define CONFIG_CMD_PING 3882835e518SJon Loeliger #define CONFIG_CMD_I2C 3892835e518SJon Loeliger #define CONFIG_CMD_MII 39082ac8c97SKumar Gala #define CONFIG_CMD_ELF 3911c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 392199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3932835e518SJon Loeliger 3940cde4b00SJon Loeliger #if defined(CONFIG_PCI) 3952835e518SJon Loeliger #define CONFIG_CMD_PCI 396837f1ba0SEd Swarthout #define CONFIG_CMD_SCSI 397837f1ba0SEd Swarthout #define CONFIG_CMD_EXT2 3980cde4b00SJon Loeliger #endif 3992835e518SJon Loeliger 40086a194b7SHongtao Jia /* 40186a194b7SHongtao Jia * USB 40286a194b7SHongtao Jia */ 40386a194b7SHongtao Jia #define CONFIG_USB_EHCI 40486a194b7SHongtao Jia 40586a194b7SHongtao Jia #ifdef CONFIG_USB_EHCI 40686a194b7SHongtao Jia #define CONFIG_CMD_USB 40786a194b7SHongtao Jia #define CONFIG_USB_EHCI_PCI 40886a194b7SHongtao Jia #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 40986a194b7SHongtao Jia #define CONFIG_USB_STORAGE 41086a194b7SHongtao Jia #define CONFIG_PCI_EHCI_DEVICE 0 41186a194b7SHongtao Jia #endif 4120cde4b00SJon Loeliger 4130cde4b00SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 4140cde4b00SJon Loeliger 4150cde4b00SJon Loeliger /* 4160cde4b00SJon Loeliger * Miscellaneous configurable options 4170cde4b00SJon Loeliger */ 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 41950c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 4205be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4222835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4240cde4b00SJon Loeliger #else 4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4260cde4b00SJon Loeliger #endif 4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4300cde4b00SJon Loeliger 4310cde4b00SJon Loeliger /* 4320cde4b00SJon Loeliger * For booting Linux, the board info and command line data 433a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 4340cde4b00SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 4350cde4b00SJon Loeliger */ 436a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 437a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 4380cde4b00SJon Loeliger 4392835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 4400cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 4410cde4b00SJon Loeliger #endif 4420cde4b00SJon Loeliger 4430cde4b00SJon Loeliger /* 4440cde4b00SJon Loeliger * Environment Configuration 4450cde4b00SJon Loeliger */ 4460cde4b00SJon Loeliger 4470cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */ 4480cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 449ea5877e3SKumar Gala #define CONFIG_HAS_ETH0 4500cde4b00SJon Loeliger #define CONFIG_HAS_ETH1 4510cde4b00SJon Loeliger #endif 4520cde4b00SJon Loeliger 4530cde4b00SJon Loeliger #define CONFIG_IPADDR 192.168.1.251 4540cde4b00SJon Loeliger 4550cde4b00SJon Loeliger #define CONFIG_HOSTNAME 8544ds_unknown 4568b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfs/mpc85xx" 457b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "8544ds/uImage.uboot" 458837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */ 4590cde4b00SJon Loeliger 46050c03c8cSKumar Gala #define CONFIG_SERVERIP 192.168.1.1 46150c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 4620cde4b00SJon Loeliger #define CONFIG_NETMASK 255.255.0.0 4630cde4b00SJon Loeliger 4640cde4b00SJon Loeliger #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 4650cde4b00SJon Loeliger 4660cde4b00SJon Loeliger #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 4670cde4b00SJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 4680cde4b00SJon Loeliger 4690cde4b00SJon Loeliger #define CONFIG_BAUDRATE 115200 4700cde4b00SJon Loeliger 4710cde4b00SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 4720cde4b00SJon Loeliger "netdev=eth0\0" \ 4735368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 474837f1ba0SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 4755368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 4765368c55dSMarek Vasut " +$filesize; " \ 4775368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 4785368c55dSMarek Vasut " +$filesize; " \ 4795368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 4805368c55dSMarek Vasut " $filesize; " \ 4815368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 4825368c55dSMarek Vasut " +$filesize; " \ 4835368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 4845368c55dSMarek Vasut " $filesize\0" \ 4850cde4b00SJon Loeliger "consoledev=ttyS0\0" \ 4860cde4b00SJon Loeliger "ramdiskaddr=2000000\0" \ 487837f1ba0SEd Swarthout "ramdiskfile=8544ds/ramdisk.uboot\0" \ 48850c03c8cSKumar Gala "fdtaddr=c00000\0" \ 48950c03c8cSKumar Gala "fdtfile=8544ds/mpc8544ds.dtb\0" \ 49050c03c8cSKumar Gala "bdev=sda3\0" 4910cde4b00SJon Loeliger 4920cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 4930cde4b00SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 4940cde4b00SJon Loeliger "nfsroot=$serverip:$rootpath " \ 4950cde4b00SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 4960cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 4970cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 49850c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 49950c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 5000cde4b00SJon Loeliger 5010cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 5020cde4b00SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 5030cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5040cde4b00SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 5050cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 50650c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 50750c03c8cSKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 5080cde4b00SJon Loeliger 5090cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND \ 510837f1ba0SEd Swarthout "setenv bootargs root=/dev/$bdev rw " \ 5110cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 5120cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 51350c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 51450c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 5150cde4b00SJon Loeliger 5160cde4b00SJon Loeliger #endif /* __CONFIG_H */ 517