xref: /rk3399_rockchip-uboot/include/configs/MPC8544DS.h (revision 7f25fdc7ffab4f7cf80b34ca35600091cdf79b5d)
10cde4b00SJon Loeliger /*
27c57f3e8SKumar Gala  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
30cde4b00SJon Loeliger  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
50cde4b00SJon Loeliger  */
60cde4b00SJon Loeliger 
70cde4b00SJon Loeliger /*
80cde4b00SJon Loeliger  * mpc8544ds board configuration file
90cde4b00SJon Loeliger  *
100cde4b00SJon Loeliger  */
110cde4b00SJon Loeliger #ifndef __CONFIG_H
120cde4b00SJon Loeliger #define __CONFIG_H
130cde4b00SJon Loeliger 
149ae14ca2SYork Sun #define CONFIG_DISPLAY_BOARDINFO
159ae14ca2SYork Sun 
160cde4b00SJon Loeliger /* High Level Configuration Options */
170cde4b00SJon Loeliger #define CONFIG_BOOKE		1	/* BOOKE */
180cde4b00SJon Loeliger #define CONFIG_E500		1	/* BOOKE e500 family */
190cde4b00SJon Loeliger #define CONFIG_MPC8544		1
200cde4b00SJon Loeliger #define CONFIG_MPC8544DS	1
210cde4b00SJon Loeliger 
222ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
232ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
242ae18241SWolfgang Denk #endif
252ae18241SWolfgang Denk 
26837f1ba0SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
27837f1ba0SEd Swarthout #define CONFIG_PCI1		1	/* PCI controller 1 */
28b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		1	/* PCIE controller 1 (slot 1) */
29b38eaec5SRobert P. J. Day #define CONFIG_PCIE2		1	/* PCIE controller 2 (slot 2) */
30b38eaec5SRobert P. J. Day #define CONFIG_PCIE3		1	/* PCIE controller 3 (ULI bridge) */
31837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
32842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
338ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
340151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
350cde4b00SJon Loeliger 
364bcae9c9SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
374bcae9c9SKumar Gala 
380cde4b00SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
390cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE
40837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
410cde4b00SJon Loeliger 
420cde4b00SJon Loeliger #ifndef __ASSEMBLY__
430cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy);
440cde4b00SJon Loeliger #endif
450cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
460cde4b00SJon Loeliger 
470cde4b00SJon Loeliger /*
480cde4b00SJon Loeliger  * These can be toggled for performance analysis, otherwise use default.
490cde4b00SJon Loeliger  */
500cde4b00SJon Loeliger #define CONFIG_L2_CACHE			/* toggle L2 cache */
510cde4b00SJon Loeliger #define CONFIG_BTB			/* toggle branch predition */
520cde4b00SJon Loeliger 
530cde4b00SJon Loeliger /*
540cde4b00SJon Loeliger  * Only possible on E500 Version 2 or newer cores.
550cde4b00SJon Loeliger  */
560cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS	1
570cde4b00SJon Loeliger 
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
600cde4b00SJon Loeliger #define CONFIG_PANIC_HANG	/* do not reset board on panic */
610cde4b00SJon Loeliger 
62e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
63e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
640cde4b00SJon Loeliger 
651167a2fdSKumar Gala /* DDR Setup */
665614e71bSYork Sun #define CONFIG_SYS_FSL_DDR2
671167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
681167a2fdSKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
691167a2fdSKumar Gala #define CONFIG_DDR_SPD
700cde4b00SJon Loeliger 
719b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
721167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
731167a2fdSKumar Gala 
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
761167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM
771167a2fdSKumar Gala 
781167a2fdSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
791167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
801167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
811167a2fdSKumar Gala 
821167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */
830cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
840cde4b00SJon Loeliger 
851167a2fdSKumar Gala /* Make sure required options are set */
860cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM
870cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required")
880cde4b00SJon Loeliger #endif
890cde4b00SJon Loeliger 
900cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
910cde4b00SJon Loeliger 
920cde4b00SJon Loeliger /*
930cde4b00SJon Loeliger  * Memory map
940cde4b00SJon Loeliger  *
950cde4b00SJon Loeliger  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
960cde4b00SJon Loeliger  *
970cde4b00SJon Loeliger  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
980cde4b00SJon Loeliger  *
990cde4b00SJon Loeliger  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
1000cde4b00SJon Loeliger  *
1010cde4b00SJon Loeliger  * 0xe000_0000	0xe00f_ffff	CCSR			1M non-cacheable
1020cde4b00SJon Loeliger  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
1030cde4b00SJon Loeliger  *
1040cde4b00SJon Loeliger  * Localbus cacheable
1050cde4b00SJon Loeliger  *
1060cde4b00SJon Loeliger  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M Cacheable
1070cde4b00SJon Loeliger  * 0xf401_0000	0xf401_3fff	L1 for stack		4K Cacheable TLB0
1080cde4b00SJon Loeliger  *
1090cde4b00SJon Loeliger  * Localbus non-cacheable
1100cde4b00SJon Loeliger  *
1110cde4b00SJon Loeliger  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS (*)	1M non-cacheable
1120cde4b00SJon Loeliger  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M non-cacheable
1130cde4b00SJon Loeliger  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M non-cacheable
1140cde4b00SJon Loeliger  *
1150cde4b00SJon Loeliger  */
1160cde4b00SJon Loeliger 
1170cde4b00SJon Loeliger /*
1180cde4b00SJon Loeliger  * Local Bus Definitions
1190cde4b00SJon Loeliger  */
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK		0xfc000000	/* boot TLB */
1210cde4b00SJon Loeliger 
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff800000	/* start of FLASH 8M */
1230cde4b00SJon Loeliger 
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff801001
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xfe801001
1260cde4b00SJon Loeliger 
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff806e65
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xff806e65
1290cde4b00SJon Loeliger 
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE}
1310cde4b00SJon Loeliger 
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
13881e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
1390cde4b00SJon Loeliger 
14014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
1410cde4b00SJon Loeliger 
14200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1450cde4b00SJon Loeliger 
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE	0xf8000000
1470cde4b00SJon Loeliger 
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf8201001	/* port size 16bit */
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/
1500cde4b00SJon Loeliger 
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xf8100801	/* port size 8bit */
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/
1530cde4b00SJon Loeliger 
1547608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
1550cde4b00SJon Loeliger #define PIXIS_BASE	0xf8100000	/* PIXIS registers */
1560cde4b00SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
1570cde4b00SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
1580cde4b00SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
1590cde4b00SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
1600cde4b00SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch
1610cde4b00SJon Loeliger 					 * register */
1620cde4b00SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
1630cde4b00SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
1640cde4b00SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
1650cde4b00SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
1660cde4b00SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
1676bb5b412SKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
1686bb5b412SKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
1690cde4b00SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
1700cde4b00SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
1710cde4b00SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
1720cde4b00SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
1735a8a163aSAndy Fleming #define PIXIS_VSPEED2		0x1d	/* VELA VSpeed 2 */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/
1755a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER	0x2
1765a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER	0x1
1775a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER	0x20
1785a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER	0x40
179bff188baSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
180bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
1810cde4b00SJon Loeliger 
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK      1
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR      0xf4010000      /* Initial L1 address */
184553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE       0x00004000      /* Size of used area in RAM */
1850cde4b00SJon Loeliger 
18625ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
1880cde4b00SJon Loeliger 
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
1910cde4b00SJon Loeliger 
1920cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8
1930cde4b00SJon Loeliger  * open - index 2
1940cde4b00SJon Loeliger  * shorted - index 1
1950cde4b00SJon Loeliger  */
1960cde4b00SJon Loeliger #define CONFIG_CONS_INDEX	1
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
2000cde4b00SJon Loeliger 
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
2020cde4b00SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
2030cde4b00SJon Loeliger 
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
2060cde4b00SJon Loeliger 
2070cde4b00SJon Loeliger /* I2C */
20800f792e0SHeiko Schocher #define CONFIG_SYS_I2C
20900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
21000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
21100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
212*7f25fdc7SBenjamin Kamath #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
21300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
2150cde4b00SJon Loeliger 
2160cde4b00SJon Loeliger /*
2170cde4b00SJon Loeliger  * General PCI
2180cde4b00SJon Loeliger  * Memory space is mapped 1-1, but I/O space must start from 0.
2190cde4b00SJon Loeliger  */
2205af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT		0x80000000	/* 1G PCIE TLB */
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */
2225af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT		0xc0000000	/* 512M PCI TLB */
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0xc0000000	/* 512M PCI TLB */
2240cde4b00SJon Loeliger 
2255af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0xc0000000
22610795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0xc0000000
2275af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0xc0000000
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
229aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe1000000
2305f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64k */
2330cde4b00SJon Loeliger 
2340cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */
23564a1686aSKumar Gala #define CONFIG_SYS_PCIE2_NAME		"Slot 1"
2365af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0x80000000
23710795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0x80000000
2385af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0x80000000
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
240aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xe1010000
2415f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xe1010000
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
2440cde4b00SJon Loeliger 
2450cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */
24664a1686aSKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot 2"
2475af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
24810795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
2495af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
251aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xe1020000
2525f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe1020000
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
2550cde4b00SJon Loeliger 
2560cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */
25764a1686aSKumar Gala #define CONFIG_SYS_PCIE3_NAME		"ULI"
2585af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
25910795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xb0000000
2605af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xb0000000
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x00100000	/* 1M */
262aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xb0100000	/* reuse mem LAW */
2635f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00100000	/* 1M */
2665af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2	0xb0200000
26710795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2	0xb0200000
2685af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2	0xb0200000
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2	0x00200000	/* 1M */
2700cde4b00SJon Loeliger 
2710cde4b00SJon Loeliger #if defined(CONFIG_PCI)
2720cde4b00SJon Loeliger 
273630d9bfcSKumar Gala /*PCIE video card used*/
274aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
275630d9bfcSKumar Gala 
276630d9bfcSKumar Gala /*PCI video card used*/
277aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
278630d9bfcSKumar Gala 
279630d9bfcSKumar Gala /* video */
280630d9bfcSKumar Gala #define CONFIG_VIDEO
281630d9bfcSKumar Gala 
282630d9bfcSKumar Gala #if defined(CONFIG_VIDEO)
283630d9bfcSKumar Gala #define CONFIG_BIOSEMU
284630d9bfcSKumar Gala #define CONFIG_CFB_CONSOLE
285630d9bfcSKumar Gala #define CONFIG_VIDEO_SW_CURSOR
286630d9bfcSKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
287630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB
288630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
290630d9bfcSKumar Gala #endif
291630d9bfcSKumar Gala 
2920cde4b00SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
2930cde4b00SJon Loeliger 
2940cde4b00SJon Loeliger #undef CONFIG_EEPRO100
2950cde4b00SJon Loeliger #undef CONFIG_TULIP
2960cde4b00SJon Loeliger 
2970cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP
2985f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
2995f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
3000cde4b00SJon Loeliger 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
3010cde4b00SJon Loeliger #endif
3020cde4b00SJon Loeliger 
3030cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3040cde4b00SJon Loeliger #define CONFIG_DOS_PARTITION
3050cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI
3060cde4b00SJon Loeliger 
3070cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI
308344ca0b4SRob Herring #define CONFIG_LIBATA
3090cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
3140cde4b00SJon Loeliger #endif /* SCSCI */
3150cde4b00SJon Loeliger 
3160cde4b00SJon Loeliger #endif	/* CONFIG_PCI */
3170cde4b00SJon Loeliger 
3180cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
3190cde4b00SJon Loeliger 
3200cde4b00SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
3210cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
322255a3577SKim Phillips #define CONFIG_TSEC1	1
323255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
324255a3577SKim Phillips #define CONFIG_TSEC3	1
325255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
326837f1ba0SEd Swarthout 
327bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
328652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER	1
329652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET	0x1c
330652f7c2eSAndy Fleming 
3310cde4b00SJon Loeliger #define TSEC1_PHY_ADDR		0
3320cde4b00SJon Loeliger #define TSEC3_PHY_ADDR		1
3330cde4b00SJon Loeliger 
3343a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3353a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3363a79013eSAndy Fleming 
3370cde4b00SJon Loeliger #define TSEC1_PHYIDX		0
3380cde4b00SJon Loeliger #define TSEC3_PHYIDX		0
3390cde4b00SJon Loeliger 
3400cde4b00SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
3410cde4b00SJon Loeliger 
3420cde4b00SJon Loeliger #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
3430cde4b00SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
3440cde4b00SJon Loeliger 
3450cde4b00SJon Loeliger /*
3460cde4b00SJon Loeliger  * Environment
3470cde4b00SJon Loeliger  */
3485a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
3500e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xfff80000
3510cde4b00SJon Loeliger #else
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x70000)
3530cde4b00SJon Loeliger #endif
3540e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
3550e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) */
3560cde4b00SJon Loeliger 
3570cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
3590cde4b00SJon Loeliger 
3602835e518SJon Loeliger /*
361659e2f67SJon Loeliger  * BOOTP options
362659e2f67SJon Loeliger  */
363659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
364659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
365659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
366659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
367659e2f67SJon Loeliger 
368659e2f67SJon Loeliger /*
3692835e518SJon Loeliger  * Command line configuration.
3702835e518SJon Loeliger  */
3711c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
372199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
3732835e518SJon Loeliger 
3740cde4b00SJon Loeliger #if defined(CONFIG_PCI)
3752835e518SJon Loeliger     #define CONFIG_CMD_PCI
376c649e3c9SSimon Glass     #define CONFIG_SCSI
3770cde4b00SJon Loeliger #endif
3782835e518SJon Loeliger 
37986a194b7SHongtao Jia /*
38086a194b7SHongtao Jia  * USB
38186a194b7SHongtao Jia  */
38286a194b7SHongtao Jia #define CONFIG_USB_EHCI
38386a194b7SHongtao Jia 
38486a194b7SHongtao Jia #ifdef CONFIG_USB_EHCI
38586a194b7SHongtao Jia #define CONFIG_USB_EHCI_PCI
38686a194b7SHongtao Jia #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
38786a194b7SHongtao Jia #define CONFIG_USB_STORAGE
38886a194b7SHongtao Jia #define CONFIG_PCI_EHCI_DEVICE			0
38986a194b7SHongtao Jia #endif
3900cde4b00SJon Loeliger 
3910cde4b00SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
3920cde4b00SJon Loeliger 
3930cde4b00SJon Loeliger /*
3940cde4b00SJon Loeliger  * Miscellaneous configurable options
3950cde4b00SJon Loeliger  */
3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
39750c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
3985be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4002835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
4020cde4b00SJon Loeliger #else
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
4040cde4b00SJon Loeliger #endif
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4080cde4b00SJon Loeliger 
4090cde4b00SJon Loeliger /*
4100cde4b00SJon Loeliger  * For booting Linux, the board info and command line data
411a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
4120cde4b00SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
4130cde4b00SJon Loeliger  */
414a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
415a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
4160cde4b00SJon Loeliger 
4172835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4180cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
4190cde4b00SJon Loeliger #endif
4200cde4b00SJon Loeliger 
4210cde4b00SJon Loeliger /*
4220cde4b00SJon Loeliger  * Environment Configuration
4230cde4b00SJon Loeliger  */
4240cde4b00SJon Loeliger 
4250cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */
4260cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
427ea5877e3SKumar Gala #define CONFIG_HAS_ETH0
4280cde4b00SJon Loeliger #define CONFIG_HAS_ETH1
4290cde4b00SJon Loeliger #endif
4300cde4b00SJon Loeliger 
4310cde4b00SJon Loeliger #define CONFIG_IPADDR	192.168.1.251
4320cde4b00SJon Loeliger 
4330cde4b00SJon Loeliger #define CONFIG_HOSTNAME	8544ds_unknown
4348b3637c6SJoe Hershberger #define CONFIG_ROOTPATH	"/nfs/mpc85xx"
435b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE	"8544ds/uImage.uboot"
436837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH	8544ds/u-boot.bin	/* TFTP server */
4370cde4b00SJon Loeliger 
43850c03c8cSKumar Gala #define CONFIG_SERVERIP	192.168.1.1
43950c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1
4400cde4b00SJon Loeliger #define CONFIG_NETMASK	255.255.0.0
4410cde4b00SJon Loeliger 
4420cde4b00SJon Loeliger #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
4430cde4b00SJon Loeliger 
4440cde4b00SJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
4450cde4b00SJon Loeliger 
4460cde4b00SJon Loeliger #define CONFIG_BAUDRATE	115200
4470cde4b00SJon Loeliger 
4480cde4b00SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS				\
4490cde4b00SJon Loeliger "netdev=eth0\0"						\
4505368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
451837f1ba0SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; "			\
4525368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
4535368c55dSMarek Vasut 		" +$filesize; "	\
4545368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
4555368c55dSMarek Vasut 		" +$filesize; "	\
4565368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
4575368c55dSMarek Vasut 		" $filesize; "	\
4585368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
4595368c55dSMarek Vasut 		" +$filesize; "	\
4605368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
4615368c55dSMarek Vasut 		" $filesize\0"	\
4620cde4b00SJon Loeliger "consoledev=ttyS0\0"				\
4630cde4b00SJon Loeliger "ramdiskaddr=2000000\0"			\
464837f1ba0SEd Swarthout "ramdiskfile=8544ds/ramdisk.uboot\0"		\
46550c03c8cSKumar Gala "fdtaddr=c00000\0"				\
46650c03c8cSKumar Gala "fdtfile=8544ds/mpc8544ds.dtb\0"		\
46750c03c8cSKumar Gala "bdev=sda3\0"
4680cde4b00SJon Loeliger 
4690cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND		\
4700cde4b00SJon Loeliger  "setenv bootargs root=/dev/nfs rw "	\
4710cde4b00SJon Loeliger  "nfsroot=$serverip:$rootpath "		\
4720cde4b00SJon Loeliger  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
4730cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
4740cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
47550c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
47650c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
4770cde4b00SJon Loeliger 
4780cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND		\
4790cde4b00SJon Loeliger  "setenv bootargs root=/dev/ram rw "	\
4800cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
4810cde4b00SJon Loeliger  "tftp $ramdiskaddr $ramdiskfile;"	\
4820cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
48350c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
48450c03c8cSKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
4850cde4b00SJon Loeliger 
4860cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND		\
487837f1ba0SEd Swarthout  "setenv bootargs root=/dev/$bdev rw "	\
4880cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
4890cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
49050c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
49150c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
4920cde4b00SJon Loeliger 
4930cde4b00SJon Loeliger #endif	/* __CONFIG_H */
494