xref: /rk3399_rockchip-uboot/include/configs/MPC8544DS.h (revision 5af0fdd81c3370c3a51421208fda568bdcbbec23)
10cde4b00SJon Loeliger /*
20cde4b00SJon Loeliger  * Copyright 2007 Freescale Semiconductor, Inc.
30cde4b00SJon Loeliger  *
40cde4b00SJon Loeliger  * See file CREDITS for list of people who contributed to this
50cde4b00SJon Loeliger  * project.
60cde4b00SJon Loeliger  *
70cde4b00SJon Loeliger  * This program is free software; you can redistribute it and/or
80cde4b00SJon Loeliger  * modify it under the terms of the GNU General Public License as
90cde4b00SJon Loeliger  * published by the Free Software Foundation; either version 2 of
100cde4b00SJon Loeliger  * the License, or (at your option) any later version.
110cde4b00SJon Loeliger  *
120cde4b00SJon Loeliger  * This program is distributed in the hope that it will be useful,
130cde4b00SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
140cde4b00SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
150cde4b00SJon Loeliger  * GNU General Public License for more details.
160cde4b00SJon Loeliger  *
170cde4b00SJon Loeliger  * You should have received a copy of the GNU General Public License
180cde4b00SJon Loeliger  * along with this program; if not, write to the Free Software
190cde4b00SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
200cde4b00SJon Loeliger  * MA 02111-1307 USA
210cde4b00SJon Loeliger  */
220cde4b00SJon Loeliger 
230cde4b00SJon Loeliger /*
240cde4b00SJon Loeliger  * mpc8544ds board configuration file
250cde4b00SJon Loeliger  *
260cde4b00SJon Loeliger  */
270cde4b00SJon Loeliger #ifndef __CONFIG_H
280cde4b00SJon Loeliger #define __CONFIG_H
290cde4b00SJon Loeliger 
300cde4b00SJon Loeliger /* High Level Configuration Options */
310cde4b00SJon Loeliger #define CONFIG_BOOKE		1	/* BOOKE */
320cde4b00SJon Loeliger #define CONFIG_E500		1	/* BOOKE e500 family */
330cde4b00SJon Loeliger #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
340cde4b00SJon Loeliger #define CONFIG_MPC8544		1
350cde4b00SJon Loeliger #define CONFIG_MPC8544DS	1
360cde4b00SJon Loeliger 
37837f1ba0SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
38837f1ba0SEd Swarthout #define CONFIG_PCI1		1	/* PCI controller 1 */
39837f1ba0SEd Swarthout #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
40837f1ba0SEd Swarthout #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
41837f1ba0SEd Swarthout #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
42837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
438ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
440151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
450cde4b00SJon Loeliger 
464bcae9c9SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
474bcae9c9SKumar Gala 
480cde4b00SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
490cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE
50837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
510cde4b00SJon Loeliger 
520cde4b00SJon Loeliger /*
530cde4b00SJon Loeliger  * When initializing flash, if we cannot find the manufacturer ID,
540cde4b00SJon Loeliger  * assume this is the AMD flash associated with the CDS board.
550cde4b00SJon Loeliger  * This allows booting from a promjet.
560cde4b00SJon Loeliger  */
570cde4b00SJon Loeliger #define CONFIG_ASSUME_AMD_FLASH
580cde4b00SJon Loeliger 
590cde4b00SJon Loeliger #ifndef __ASSEMBLY__
600cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy);
610cde4b00SJon Loeliger #endif
620cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
630cde4b00SJon Loeliger 
640cde4b00SJon Loeliger /*
650cde4b00SJon Loeliger  * These can be toggled for performance analysis, otherwise use default.
660cde4b00SJon Loeliger  */
670cde4b00SJon Loeliger #define CONFIG_L2_CACHE			/* toggle L2 cache */
680cde4b00SJon Loeliger #define CONFIG_BTB			/* toggle branch predition */
690cde4b00SJon Loeliger 
700cde4b00SJon Loeliger /*
710cde4b00SJon Loeliger  * Only possible on E500 Version 2 or newer cores.
720cde4b00SJon Loeliger  */
730cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS	1
740cde4b00SJon Loeliger 
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
770cde4b00SJon Loeliger #define CONFIG_PANIC_HANG	/* do not reset board on panic */
780cde4b00SJon Loeliger 
790cde4b00SJon Loeliger /*
800cde4b00SJon Loeliger  * Base addresses -- Note these are effective addresses where the
810cde4b00SJon Loeliger  * actual resources get mapped (not physical addresses)
820cde4b00SJon Loeliger  */
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
870cde4b00SJon Loeliger 
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000)
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000)
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000)
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_ADDR		(CONFIG_SYS_CCSRBAR+0xb000)
920cde4b00SJon Loeliger 
931167a2fdSKumar Gala /* DDR Setup */
941167a2fdSKumar Gala #define CONFIG_FSL_DDR2
951167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
961167a2fdSKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
971167a2fdSKumar Gala #define CONFIG_DDR_SPD
980cde4b00SJon Loeliger 
999b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
1001167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
1011167a2fdSKumar Gala 
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1041167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM
1051167a2fdSKumar Gala 
1061167a2fdSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
1071167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1081167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
1091167a2fdSKumar Gala 
1101167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */
1110cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1120cde4b00SJon Loeliger 
1131167a2fdSKumar Gala /* Make sure required options are set */
1140cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM
1150cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required")
1160cde4b00SJon Loeliger #endif
1170cde4b00SJon Loeliger 
1180cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
1190cde4b00SJon Loeliger 
1200cde4b00SJon Loeliger /*
1210cde4b00SJon Loeliger  * Memory map
1220cde4b00SJon Loeliger  *
1230cde4b00SJon Loeliger  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
1240cde4b00SJon Loeliger  *
1250cde4b00SJon Loeliger  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
1260cde4b00SJon Loeliger  *
1270cde4b00SJon Loeliger  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
1280cde4b00SJon Loeliger  *
1290cde4b00SJon Loeliger  * 0xe000_0000	0xe00f_ffff	CCSR			1M non-cacheable
1300cde4b00SJon Loeliger  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
1310cde4b00SJon Loeliger  *
1320cde4b00SJon Loeliger  * Localbus cacheable
1330cde4b00SJon Loeliger  *
1340cde4b00SJon Loeliger  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M Cacheable
1350cde4b00SJon Loeliger  * 0xf401_0000	0xf401_3fff	L1 for stack		4K Cacheable TLB0
1360cde4b00SJon Loeliger  *
1370cde4b00SJon Loeliger  * Localbus non-cacheable
1380cde4b00SJon Loeliger  *
1390cde4b00SJon Loeliger  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS (*)	1M non-cacheable
1400cde4b00SJon Loeliger  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M non-cacheable
1410cde4b00SJon Loeliger  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M non-cacheable
1420cde4b00SJon Loeliger  *
1430cde4b00SJon Loeliger  */
1440cde4b00SJon Loeliger 
1450cde4b00SJon Loeliger /*
1460cde4b00SJon Loeliger  * Local Bus Definitions
1470cde4b00SJon Loeliger  */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK		0xfc000000	/* boot TLB */
1490cde4b00SJon Loeliger 
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff800000	/* start of FLASH 8M */
1510cde4b00SJon Loeliger 
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff801001
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xfe801001
1540cde4b00SJon Loeliger 
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff806e65
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xff806e65
1570cde4b00SJon Loeliger 
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE}
1590cde4b00SJon Loeliger 
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
16681e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
1670cde4b00SJon Loeliger 
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
1690cde4b00SJon Loeliger 
17000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1730cde4b00SJon Loeliger 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE	0xf8000000
1750cde4b00SJon Loeliger 
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf8201001	/* port size 16bit */
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/
1780cde4b00SJon Loeliger 
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xf8100801	/* port size 8bit */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/
1810cde4b00SJon Loeliger 
1827608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
1830cde4b00SJon Loeliger #define PIXIS_BASE	0xf8100000	/* PIXIS registers */
1840cde4b00SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
1850cde4b00SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
1860cde4b00SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
1870cde4b00SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
1880cde4b00SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch
1890cde4b00SJon Loeliger 					 * register */
1900cde4b00SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
1910cde4b00SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
1920cde4b00SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
1930cde4b00SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
1940cde4b00SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
1950cde4b00SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
1960cde4b00SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
1970cde4b00SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
1980cde4b00SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
1995a8a163aSAndy Fleming #define PIXIS_VSPEED2		0x1d	/* VELA VSpeed 2 */
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/
2015a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER	0x2
2025a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER	0x1
2035a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER	0x20
2045a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER	0x40
205bff188baSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
206bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
2070cde4b00SJon Loeliger 
2080cde4b00SJon Loeliger 
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK      1
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR      0xf4010000      /* Initial L1 address */
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END       0x00004000      /* End of used area in RAM */
2120cde4b00SJon Loeliger 
2130cde4b00SJon Loeliger 
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
2170cde4b00SJon Loeliger 
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
2200cde4b00SJon Loeliger 
2210cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8
2220cde4b00SJon Loeliger  * open - index 2
2230cde4b00SJon Loeliger  * shorted - index 1
2240cde4b00SJon Loeliger  */
2250cde4b00SJon Loeliger #define CONFIG_CONS_INDEX	1
2260cde4b00SJon Loeliger #undef	CONFIG_SERIAL_SOFTWARE_FIFO
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
2310cde4b00SJon Loeliger 
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
2330cde4b00SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
2340cde4b00SJon Loeliger 
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
2370cde4b00SJon Loeliger 
2380cde4b00SJon Loeliger /* Use the HUSH parser */
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
2420cde4b00SJon Loeliger #endif
2430cde4b00SJon Loeliger 
2440cde4b00SJon Loeliger /* pass open firmware flat tree */
245addce57eSKumar Gala #define CONFIG_OF_LIBFDT		1
2460cde4b00SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
247addce57eSKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2480cde4b00SJon Loeliger 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_STRTOUL		1
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_64BIT_VSPRINTF		1
2511167a2fdSKumar Gala 
2520cde4b00SJon Loeliger /* I2C */
2530cde4b00SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
2540cde4b00SJon Loeliger #define CONFIG_HARD_I2C		/* I2C with hardware support */
2550cde4b00SJon Loeliger #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
2610cde4b00SJon Loeliger 
2620cde4b00SJon Loeliger /*
2630cde4b00SJon Loeliger  * General PCI
2640cde4b00SJon Loeliger  * Memory space is mapped 1-1, but I/O space must start from 0.
2650cde4b00SJon Loeliger  */
266*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT		0x80000000	/* 1G PCIE TLB */
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */
268*5af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT		0xc0000000	/* 512M PCI TLB */
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0xc0000000	/* 512M PCI TLB */
2700cde4b00SJon Loeliger 
271*5af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0xc0000000
27210795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0xc0000000
273*5af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0xc0000000
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
2755f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64k */
2780cde4b00SJon Loeliger 
2790cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */
280*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0x80000000
28110795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0x80000000
282*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0x80000000
2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
2845f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xe1010000
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
2870cde4b00SJon Loeliger 
2880cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */
289*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
29010795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
291*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
2935f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe1020000
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
2960cde4b00SJon Loeliger 
2970cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */
298*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
29910795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xb0000000
300*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xb0000000
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x00100000	/* 1M */
3025f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00100000	/* 1M */
305*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2	0xb0200000
30610795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2	0xb0200000
307*5af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2	0xb0200000
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2	0x00200000	/* 1M */
3090cde4b00SJon Loeliger 
3100cde4b00SJon Loeliger #if defined(CONFIG_PCI)
3110cde4b00SJon Loeliger 
312630d9bfcSKumar Gala /*PCIE video card used*/
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_PHYS
314630d9bfcSKumar Gala 
315630d9bfcSKumar Gala /*PCI video card used*/
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_PHYS*/
317630d9bfcSKumar Gala 
318630d9bfcSKumar Gala /* video */
319630d9bfcSKumar Gala #define CONFIG_VIDEO
320630d9bfcSKumar Gala 
321630d9bfcSKumar Gala #if defined(CONFIG_VIDEO)
322630d9bfcSKumar Gala #define CONFIG_BIOSEMU
323630d9bfcSKumar Gala #define CONFIG_CFB_CONSOLE
324630d9bfcSKumar Gala #define CONFIG_VIDEO_SW_CURSOR
325630d9bfcSKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
326630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB
327630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO
328630d9bfcSKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
330630d9bfcSKumar Gala #endif
331630d9bfcSKumar Gala 
3320cde4b00SJon Loeliger #define CONFIG_NET_MULTI
3330cde4b00SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
3340cde4b00SJon Loeliger 
3350cde4b00SJon Loeliger #undef CONFIG_EEPRO100
3360cde4b00SJon Loeliger #undef CONFIG_TULIP
3370cde4b00SJon Loeliger #define CONFIG_RTL8139
3380cde4b00SJon Loeliger 
3390cde4b00SJon Loeliger #ifdef CONFIG_RTL8139
3400cde4b00SJon Loeliger /* This macro is used by RTL8139 but not defined in PPC architecture */
3410cde4b00SJon Loeliger #define KSEG1ADDR(x)		(x)
3420cde4b00SJon Loeliger #define _IO_BASE	0x00000000
3430cde4b00SJon Loeliger #endif
3440cde4b00SJon Loeliger 
3450cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP
3465f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
3475f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
3480cde4b00SJon Loeliger 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
3490cde4b00SJon Loeliger #endif
3500cde4b00SJon Loeliger 
3510cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3520cde4b00SJon Loeliger #define CONFIG_DOS_PARTITION
3530cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI
3540cde4b00SJon Loeliger 
3550cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI
3560cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
3610cde4b00SJon Loeliger #endif /* SCSCI */
3620cde4b00SJon Loeliger 
3630cde4b00SJon Loeliger #endif	/* CONFIG_PCI */
3640cde4b00SJon Loeliger 
3650cde4b00SJon Loeliger 
3660cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
3670cde4b00SJon Loeliger 
3680cde4b00SJon Loeliger #ifndef CONFIG_NET_MULTI
3690cde4b00SJon Loeliger #define CONFIG_NET_MULTI	1
3700cde4b00SJon Loeliger #endif
3710cde4b00SJon Loeliger 
3720cde4b00SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
3730cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
374255a3577SKim Phillips #define CONFIG_TSEC1	1
375255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
376255a3577SKim Phillips #define CONFIG_TSEC3	1
377255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
378837f1ba0SEd Swarthout 
379bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
380652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER	1
381652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET	0x1c
382652f7c2eSAndy Fleming 
3830cde4b00SJon Loeliger #define TSEC1_PHY_ADDR		0
3840cde4b00SJon Loeliger #define TSEC3_PHY_ADDR		1
3850cde4b00SJon Loeliger 
3863a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3873a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3883a79013eSAndy Fleming 
3890cde4b00SJon Loeliger #define TSEC1_PHYIDX		0
3900cde4b00SJon Loeliger #define TSEC3_PHYIDX		0
3910cde4b00SJon Loeliger 
3920cde4b00SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
3930cde4b00SJon Loeliger 
3940cde4b00SJon Loeliger #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
3950cde4b00SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
3960cde4b00SJon Loeliger 
3970cde4b00SJon Loeliger /*
3980cde4b00SJon Loeliger  * Environment
3990cde4b00SJon Loeliger  */
4005a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
4020e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xfff80000
4030cde4b00SJon Loeliger #else
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x70000)
4050cde4b00SJon Loeliger #endif
4060e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
4070e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) */
4080cde4b00SJon Loeliger 
4090cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4110cde4b00SJon Loeliger 
4122835e518SJon Loeliger /*
413659e2f67SJon Loeliger  * BOOTP options
414659e2f67SJon Loeliger  */
415659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
416659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
417659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
418659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
419659e2f67SJon Loeliger 
420659e2f67SJon Loeliger 
421659e2f67SJon Loeliger /*
4222835e518SJon Loeliger  * Command line configuration.
4232835e518SJon Loeliger  */
4242835e518SJon Loeliger #include <config_cmd_default.h>
4252835e518SJon Loeliger 
4262835e518SJon Loeliger #define CONFIG_CMD_PING
4272835e518SJon Loeliger #define CONFIG_CMD_I2C
4282835e518SJon Loeliger #define CONFIG_CMD_MII
42982ac8c97SKumar Gala #define CONFIG_CMD_ELF
4301c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
4311c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
4322835e518SJon Loeliger 
4330cde4b00SJon Loeliger #if defined(CONFIG_PCI)
4342835e518SJon Loeliger     #define CONFIG_CMD_PCI
4352835e518SJon Loeliger     #define CONFIG_CMD_BEDBUG
4362835e518SJon Loeliger     #define CONFIG_CMD_NET
437837f1ba0SEd Swarthout     #define CONFIG_CMD_SCSI
438837f1ba0SEd Swarthout     #define CONFIG_CMD_EXT2
4390cde4b00SJon Loeliger #endif
4402835e518SJon Loeliger 
4410cde4b00SJon Loeliger 
4420cde4b00SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
4430cde4b00SJon Loeliger 
4440cde4b00SJon Loeliger /*
4450cde4b00SJon Loeliger  * Miscellaneous configurable options
4460cde4b00SJon Loeliger  */
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
44850c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4512835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
4530cde4b00SJon Loeliger #else
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
4550cde4b00SJon Loeliger #endif
4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
4600cde4b00SJon Loeliger 
4610cde4b00SJon Loeliger /*
4620cde4b00SJon Loeliger  * For booting Linux, the board info and command line data
4630cde4b00SJon Loeliger  * have to be in the first 8 MB of memory, since this is
4640cde4b00SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
4650cde4b00SJon Loeliger  */
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
4670cde4b00SJon Loeliger 
4680cde4b00SJon Loeliger /*
4690cde4b00SJon Loeliger  * Internal Definitions
4700cde4b00SJon Loeliger  *
4710cde4b00SJon Loeliger  * Boot Flags
4720cde4b00SJon Loeliger  */
4730cde4b00SJon Loeliger #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
4740cde4b00SJon Loeliger #define BOOTFLAG_WARM	0x02		/* Software reboot */
4750cde4b00SJon Loeliger 
4762835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4770cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
4780cde4b00SJon Loeliger #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
4790cde4b00SJon Loeliger #endif
4800cde4b00SJon Loeliger 
4810cde4b00SJon Loeliger /*
4820cde4b00SJon Loeliger  * Environment Configuration
4830cde4b00SJon Loeliger  */
4840cde4b00SJon Loeliger 
4850cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */
4860cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
487ea5877e3SKumar Gala #define CONFIG_HAS_ETH0
4880cde4b00SJon Loeliger #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
4890cde4b00SJon Loeliger #define CONFIG_HAS_ETH1
4900cde4b00SJon Loeliger #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
4910cde4b00SJon Loeliger #endif
4920cde4b00SJon Loeliger 
4930cde4b00SJon Loeliger #define CONFIG_IPADDR	192.168.1.251
4940cde4b00SJon Loeliger 
4950cde4b00SJon Loeliger #define CONFIG_HOSTNAME	8544ds_unknown
4960cde4b00SJon Loeliger #define CONFIG_ROOTPATH	/nfs/mpc85xx
497837f1ba0SEd Swarthout #define CONFIG_BOOTFILE	8544ds/uImage.uboot
498837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH	8544ds/u-boot.bin	/* TFTP server */
4990cde4b00SJon Loeliger 
50050c03c8cSKumar Gala #define CONFIG_SERVERIP	192.168.1.1
50150c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1
5020cde4b00SJon Loeliger #define CONFIG_NETMASK	255.255.0.0
5030cde4b00SJon Loeliger 
5040cde4b00SJon Loeliger #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
5050cde4b00SJon Loeliger 
5060cde4b00SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
5070cde4b00SJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
5080cde4b00SJon Loeliger 
5090cde4b00SJon Loeliger #define CONFIG_BAUDRATE	115200
5100cde4b00SJon Loeliger 
5110cde4b00SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS				\
5120cde4b00SJon Loeliger  "netdev=eth0\0"						\
513837f1ba0SEd Swarthout  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
514837f1ba0SEd Swarthout  "tftpflash=tftpboot $loadaddr $uboot; "			\
515837f1ba0SEd Swarthout 	"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
516837f1ba0SEd Swarthout 	"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
517837f1ba0SEd Swarthout 	"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
518837f1ba0SEd Swarthout 	"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
519837f1ba0SEd Swarthout 	"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
5200cde4b00SJon Loeliger  "consoledev=ttyS0\0"				\
5210cde4b00SJon Loeliger  "ramdiskaddr=2000000\0"			\
522837f1ba0SEd Swarthout  "ramdiskfile=8544ds/ramdisk.uboot\0"		\
52350c03c8cSKumar Gala  "fdtaddr=c00000\0"				\
52450c03c8cSKumar Gala  "fdtfile=8544ds/mpc8544ds.dtb\0"		\
52550c03c8cSKumar Gala  "bdev=sda3\0"
5260cde4b00SJon Loeliger 
5270cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND		\
5280cde4b00SJon Loeliger  "setenv bootargs root=/dev/nfs rw "	\
5290cde4b00SJon Loeliger  "nfsroot=$serverip:$rootpath "		\
5300cde4b00SJon Loeliger  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5310cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5320cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
53350c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
53450c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
5350cde4b00SJon Loeliger 
5360cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND		\
5370cde4b00SJon Loeliger  "setenv bootargs root=/dev/ram rw "	\
5380cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5390cde4b00SJon Loeliger  "tftp $ramdiskaddr $ramdiskfile;"	\
5400cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
54150c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
54250c03c8cSKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
5430cde4b00SJon Loeliger 
5440cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND		\
545837f1ba0SEd Swarthout  "setenv bootargs root=/dev/$bdev rw "	\
5460cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5470cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
54850c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
54950c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
5500cde4b00SJon Loeliger 
5510cde4b00SJon Loeliger #endif	/* __CONFIG_H */
552