xref: /rk3399_rockchip-uboot/include/configs/MPC8544DS.h (revision 25ddd1fb0a2281b182529afbc8fda5de2dc16d96)
10cde4b00SJon Loeliger /*
20cde4b00SJon Loeliger  * Copyright 2007 Freescale Semiconductor, Inc.
30cde4b00SJon Loeliger  *
40cde4b00SJon Loeliger  * See file CREDITS for list of people who contributed to this
50cde4b00SJon Loeliger  * project.
60cde4b00SJon Loeliger  *
70cde4b00SJon Loeliger  * This program is free software; you can redistribute it and/or
80cde4b00SJon Loeliger  * modify it under the terms of the GNU General Public License as
90cde4b00SJon Loeliger  * published by the Free Software Foundation; either version 2 of
100cde4b00SJon Loeliger  * the License, or (at your option) any later version.
110cde4b00SJon Loeliger  *
120cde4b00SJon Loeliger  * This program is distributed in the hope that it will be useful,
130cde4b00SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
140cde4b00SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
150cde4b00SJon Loeliger  * GNU General Public License for more details.
160cde4b00SJon Loeliger  *
170cde4b00SJon Loeliger  * You should have received a copy of the GNU General Public License
180cde4b00SJon Loeliger  * along with this program; if not, write to the Free Software
190cde4b00SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
200cde4b00SJon Loeliger  * MA 02111-1307 USA
210cde4b00SJon Loeliger  */
220cde4b00SJon Loeliger 
230cde4b00SJon Loeliger /*
240cde4b00SJon Loeliger  * mpc8544ds board configuration file
250cde4b00SJon Loeliger  *
260cde4b00SJon Loeliger  */
270cde4b00SJon Loeliger #ifndef __CONFIG_H
280cde4b00SJon Loeliger #define __CONFIG_H
290cde4b00SJon Loeliger 
300cde4b00SJon Loeliger /* High Level Configuration Options */
310cde4b00SJon Loeliger #define CONFIG_BOOKE		1	/* BOOKE */
320cde4b00SJon Loeliger #define CONFIG_E500		1	/* BOOKE e500 family */
330cde4b00SJon Loeliger #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
340cde4b00SJon Loeliger #define CONFIG_MPC8544		1
350cde4b00SJon Loeliger #define CONFIG_MPC8544DS	1
360cde4b00SJon Loeliger 
372ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
382ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
392ae18241SWolfgang Denk #endif
402ae18241SWolfgang Denk 
41837f1ba0SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
42837f1ba0SEd Swarthout #define CONFIG_PCI1		1	/* PCI controller 1 */
43837f1ba0SEd Swarthout #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
44837f1ba0SEd Swarthout #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
45837f1ba0SEd Swarthout #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
46837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
478ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
480151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
490cde4b00SJon Loeliger 
504bcae9c9SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
51f6155c6fSRoy Zang #define CONFIG_E1000		1	/* Defind e1000 pci Ethernet card*/
524bcae9c9SKumar Gala 
530cde4b00SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
540cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE
55837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
560cde4b00SJon Loeliger 
570cde4b00SJon Loeliger #ifndef __ASSEMBLY__
580cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy);
590cde4b00SJon Loeliger #endif
600cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
610cde4b00SJon Loeliger 
620cde4b00SJon Loeliger /*
630cde4b00SJon Loeliger  * These can be toggled for performance analysis, otherwise use default.
640cde4b00SJon Loeliger  */
650cde4b00SJon Loeliger #define CONFIG_L2_CACHE			/* toggle L2 cache */
660cde4b00SJon Loeliger #define CONFIG_BTB			/* toggle branch predition */
670cde4b00SJon Loeliger 
680cde4b00SJon Loeliger /*
690cde4b00SJon Loeliger  * Only possible on E500 Version 2 or newer cores.
700cde4b00SJon Loeliger  */
710cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS	1
720cde4b00SJon Loeliger 
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
750cde4b00SJon Loeliger #define CONFIG_PANIC_HANG	/* do not reset board on panic */
760cde4b00SJon Loeliger 
770cde4b00SJon Loeliger /*
780cde4b00SJon Loeliger  * Base addresses -- Note these are effective addresses where the
790cde4b00SJon Loeliger  * actual resources get mapped (not physical addresses)
800cde4b00SJon Loeliger  */
816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
850cde4b00SJon Loeliger 
861167a2fdSKumar Gala /* DDR Setup */
871167a2fdSKumar Gala #define CONFIG_FSL_DDR2
881167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
891167a2fdSKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
901167a2fdSKumar Gala #define CONFIG_DDR_SPD
910cde4b00SJon Loeliger 
929b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
931167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
941167a2fdSKumar Gala 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
971167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM
981167a2fdSKumar Gala 
991167a2fdSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
1001167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1011167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
1021167a2fdSKumar Gala 
1031167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */
1040cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1050cde4b00SJon Loeliger 
1061167a2fdSKumar Gala /* Make sure required options are set */
1070cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM
1080cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required")
1090cde4b00SJon Loeliger #endif
1100cde4b00SJon Loeliger 
1110cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
1120cde4b00SJon Loeliger 
1130cde4b00SJon Loeliger /*
1140cde4b00SJon Loeliger  * Memory map
1150cde4b00SJon Loeliger  *
1160cde4b00SJon Loeliger  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
1170cde4b00SJon Loeliger  *
1180cde4b00SJon Loeliger  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
1190cde4b00SJon Loeliger  *
1200cde4b00SJon Loeliger  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
1210cde4b00SJon Loeliger  *
1220cde4b00SJon Loeliger  * 0xe000_0000	0xe00f_ffff	CCSR			1M non-cacheable
1230cde4b00SJon Loeliger  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
1240cde4b00SJon Loeliger  *
1250cde4b00SJon Loeliger  * Localbus cacheable
1260cde4b00SJon Loeliger  *
1270cde4b00SJon Loeliger  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M Cacheable
1280cde4b00SJon Loeliger  * 0xf401_0000	0xf401_3fff	L1 for stack		4K Cacheable TLB0
1290cde4b00SJon Loeliger  *
1300cde4b00SJon Loeliger  * Localbus non-cacheable
1310cde4b00SJon Loeliger  *
1320cde4b00SJon Loeliger  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS (*)	1M non-cacheable
1330cde4b00SJon Loeliger  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M non-cacheable
1340cde4b00SJon Loeliger  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M non-cacheable
1350cde4b00SJon Loeliger  *
1360cde4b00SJon Loeliger  */
1370cde4b00SJon Loeliger 
1380cde4b00SJon Loeliger /*
1390cde4b00SJon Loeliger  * Local Bus Definitions
1400cde4b00SJon Loeliger  */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK		0xfc000000	/* boot TLB */
1420cde4b00SJon Loeliger 
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff800000	/* start of FLASH 8M */
1440cde4b00SJon Loeliger 
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff801001
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xfe801001
1470cde4b00SJon Loeliger 
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff806e65
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xff806e65
1500cde4b00SJon Loeliger 
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE}
1520cde4b00SJon Loeliger 
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
15981e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
1600cde4b00SJon Loeliger 
16114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
1620cde4b00SJon Loeliger 
16300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1660cde4b00SJon Loeliger 
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE	0xf8000000
1680cde4b00SJon Loeliger 
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf8201001	/* port size 16bit */
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/
1710cde4b00SJon Loeliger 
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xf8100801	/* port size 8bit */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/
1740cde4b00SJon Loeliger 
1757608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
1760cde4b00SJon Loeliger #define PIXIS_BASE	0xf8100000	/* PIXIS registers */
1770cde4b00SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
1780cde4b00SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
1790cde4b00SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
1800cde4b00SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
1810cde4b00SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch
1820cde4b00SJon Loeliger 					 * register */
1830cde4b00SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
1840cde4b00SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
1850cde4b00SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
1860cde4b00SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
1870cde4b00SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
1886bb5b412SKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
1896bb5b412SKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
1900cde4b00SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
1910cde4b00SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
1920cde4b00SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
1930cde4b00SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
1945a8a163aSAndy Fleming #define PIXIS_VSPEED2		0x1d	/* VELA VSpeed 2 */
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/
1965a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER	0x2
1975a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER	0x1
1985a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER	0x20
1995a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER	0x40
200bff188baSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
201bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
2020cde4b00SJon Loeliger 
2030cde4b00SJon Loeliger 
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK      1
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR      0xf4010000      /* Initial L1 address */
206553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE       0x00004000      /* Size of used area in RAM */
2070cde4b00SJon Loeliger 
2080cde4b00SJon Loeliger 
209*25ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
2110cde4b00SJon Loeliger 
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
2140cde4b00SJon Loeliger 
2150cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8
2160cde4b00SJon Loeliger  * open - index 2
2170cde4b00SJon Loeliger  * shorted - index 1
2180cde4b00SJon Loeliger  */
2190cde4b00SJon Loeliger #define CONFIG_CONS_INDEX	1
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
2240cde4b00SJon Loeliger 
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
2260cde4b00SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
2270cde4b00SJon Loeliger 
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
2300cde4b00SJon Loeliger 
2310cde4b00SJon Loeliger /* Use the HUSH parser */
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
2350cde4b00SJon Loeliger #endif
2360cde4b00SJon Loeliger 
2370cde4b00SJon Loeliger /* pass open firmware flat tree */
238addce57eSKumar Gala #define CONFIG_OF_LIBFDT		1
2390cde4b00SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
240addce57eSKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2410cde4b00SJon Loeliger 
2420cde4b00SJon Loeliger /* I2C */
2430cde4b00SJon Loeliger #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
2440cde4b00SJon Loeliger #define CONFIG_HARD_I2C		/* I2C with hardware support */
2450cde4b00SJon Loeliger #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3100
2510cde4b00SJon Loeliger 
2520cde4b00SJon Loeliger /*
2530cde4b00SJon Loeliger  * General PCI
2540cde4b00SJon Loeliger  * Memory space is mapped 1-1, but I/O space must start from 0.
2550cde4b00SJon Loeliger  */
2565af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT		0x80000000	/* 1G PCIE TLB */
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */
2585af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT		0xc0000000	/* 512M PCI TLB */
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0xc0000000	/* 512M PCI TLB */
2600cde4b00SJon Loeliger 
2615af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0xc0000000
26210795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0xc0000000
2635af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0xc0000000
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
265aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe1000000
2665f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64k */
2690cde4b00SJon Loeliger 
2700cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */
2715af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0x80000000
27210795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0x80000000
2735af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0x80000000
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
275aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xe1010000
2765f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xe1010000
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
2790cde4b00SJon Loeliger 
2800cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */
2815af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
28210795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
2835af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
285aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xe1020000
2865f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe1020000
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
2890cde4b00SJon Loeliger 
2900cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */
2915af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
29210795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xb0000000
2935af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xb0000000
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x00100000	/* 1M */
295aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xb0100000	/* reuse mem LAW */
2965f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00100000	/* 1M */
2995af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2	0xb0200000
30010795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2	0xb0200000
3015af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2	0xb0200000
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2	0x00200000	/* 1M */
3030cde4b00SJon Loeliger 
3040cde4b00SJon Loeliger #if defined(CONFIG_PCI)
3050cde4b00SJon Loeliger 
306630d9bfcSKumar Gala /*PCIE video card used*/
307aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
308630d9bfcSKumar Gala 
309630d9bfcSKumar Gala /*PCI video card used*/
310aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
311630d9bfcSKumar Gala 
312630d9bfcSKumar Gala /* video */
313630d9bfcSKumar Gala #define CONFIG_VIDEO
314630d9bfcSKumar Gala 
315630d9bfcSKumar Gala #if defined(CONFIG_VIDEO)
316630d9bfcSKumar Gala #define CONFIG_BIOSEMU
317630d9bfcSKumar Gala #define CONFIG_CFB_CONSOLE
318630d9bfcSKumar Gala #define CONFIG_VIDEO_SW_CURSOR
319630d9bfcSKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
320630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB
321630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO
322630d9bfcSKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
324630d9bfcSKumar Gala #endif
325630d9bfcSKumar Gala 
3260cde4b00SJon Loeliger #define CONFIG_NET_MULTI
3270cde4b00SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
3280cde4b00SJon Loeliger 
3290cde4b00SJon Loeliger #undef CONFIG_EEPRO100
3300cde4b00SJon Loeliger #undef CONFIG_TULIP
3310cde4b00SJon Loeliger #define CONFIG_RTL8139
3320cde4b00SJon Loeliger 
3330cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP
3345f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
3355f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
3360cde4b00SJon Loeliger 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
3370cde4b00SJon Loeliger #endif
3380cde4b00SJon Loeliger 
3390cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3400cde4b00SJon Loeliger #define CONFIG_DOS_PARTITION
3410cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI
3420cde4b00SJon Loeliger 
3430cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI
3440cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
3490cde4b00SJon Loeliger #endif /* SCSCI */
3500cde4b00SJon Loeliger 
3510cde4b00SJon Loeliger #endif	/* CONFIG_PCI */
3520cde4b00SJon Loeliger 
3530cde4b00SJon Loeliger 
3540cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
3550cde4b00SJon Loeliger 
3560cde4b00SJon Loeliger #ifndef CONFIG_NET_MULTI
3570cde4b00SJon Loeliger #define CONFIG_NET_MULTI	1
3580cde4b00SJon Loeliger #endif
3590cde4b00SJon Loeliger 
3600cde4b00SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
3610cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
362255a3577SKim Phillips #define CONFIG_TSEC1	1
363255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
364255a3577SKim Phillips #define CONFIG_TSEC3	1
365255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
366837f1ba0SEd Swarthout 
367bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
368652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER	1
369652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET	0x1c
370652f7c2eSAndy Fleming 
3710cde4b00SJon Loeliger #define TSEC1_PHY_ADDR		0
3720cde4b00SJon Loeliger #define TSEC3_PHY_ADDR		1
3730cde4b00SJon Loeliger 
3743a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3753a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3763a79013eSAndy Fleming 
3770cde4b00SJon Loeliger #define TSEC1_PHYIDX		0
3780cde4b00SJon Loeliger #define TSEC3_PHYIDX		0
3790cde4b00SJon Loeliger 
3800cde4b00SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
3810cde4b00SJon Loeliger 
3820cde4b00SJon Loeliger #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
3830cde4b00SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
3840cde4b00SJon Loeliger 
3850cde4b00SJon Loeliger /*
3860cde4b00SJon Loeliger  * Environment
3870cde4b00SJon Loeliger  */
3885a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
3900e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xfff80000
3910cde4b00SJon Loeliger #else
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x70000)
3930cde4b00SJon Loeliger #endif
3940e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
3950e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) */
3960cde4b00SJon Loeliger 
3970cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
3990cde4b00SJon Loeliger 
4002835e518SJon Loeliger /*
401659e2f67SJon Loeliger  * BOOTP options
402659e2f67SJon Loeliger  */
403659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
404659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
405659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
406659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
407659e2f67SJon Loeliger 
408659e2f67SJon Loeliger 
409659e2f67SJon Loeliger /*
4102835e518SJon Loeliger  * Command line configuration.
4112835e518SJon Loeliger  */
4122835e518SJon Loeliger #include <config_cmd_default.h>
4132835e518SJon Loeliger 
4142835e518SJon Loeliger #define CONFIG_CMD_PING
4152835e518SJon Loeliger #define CONFIG_CMD_I2C
4162835e518SJon Loeliger #define CONFIG_CMD_MII
41782ac8c97SKumar Gala #define CONFIG_CMD_ELF
4181c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
4191c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
420199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
4212835e518SJon Loeliger 
4220cde4b00SJon Loeliger #if defined(CONFIG_PCI)
4232835e518SJon Loeliger     #define CONFIG_CMD_PCI
4242835e518SJon Loeliger     #define CONFIG_CMD_NET
425837f1ba0SEd Swarthout     #define CONFIG_CMD_SCSI
426837f1ba0SEd Swarthout     #define CONFIG_CMD_EXT2
4270cde4b00SJon Loeliger #endif
4282835e518SJon Loeliger 
4290cde4b00SJon Loeliger 
4300cde4b00SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
4310cde4b00SJon Loeliger 
4320cde4b00SJon Loeliger /*
4330cde4b00SJon Loeliger  * Miscellaneous configurable options
4340cde4b00SJon Loeliger  */
4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
43650c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4375be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4402835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
4420cde4b00SJon Loeliger #else
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
4440cde4b00SJon Loeliger #endif
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
4490cde4b00SJon Loeliger 
4500cde4b00SJon Loeliger /*
4510cde4b00SJon Loeliger  * For booting Linux, the board info and command line data
45289188a62SKumar Gala  * have to be in the first 16 MB of memory, since this is
4530cde4b00SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
4540cde4b00SJon Loeliger  */
45589188a62SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
4560cde4b00SJon Loeliger 
4572835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4580cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
4590cde4b00SJon Loeliger #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
4600cde4b00SJon Loeliger #endif
4610cde4b00SJon Loeliger 
4620cde4b00SJon Loeliger /*
4630cde4b00SJon Loeliger  * Environment Configuration
4640cde4b00SJon Loeliger  */
4650cde4b00SJon Loeliger 
4660cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */
4670cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
468ea5877e3SKumar Gala #define CONFIG_HAS_ETH0
4690cde4b00SJon Loeliger #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
4700cde4b00SJon Loeliger #define CONFIG_HAS_ETH1
4710cde4b00SJon Loeliger #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
4720cde4b00SJon Loeliger #endif
4730cde4b00SJon Loeliger 
4740cde4b00SJon Loeliger #define CONFIG_IPADDR	192.168.1.251
4750cde4b00SJon Loeliger 
4760cde4b00SJon Loeliger #define CONFIG_HOSTNAME	8544ds_unknown
4770cde4b00SJon Loeliger #define CONFIG_ROOTPATH	/nfs/mpc85xx
478837f1ba0SEd Swarthout #define CONFIG_BOOTFILE	8544ds/uImage.uboot
479837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH	8544ds/u-boot.bin	/* TFTP server */
4800cde4b00SJon Loeliger 
48150c03c8cSKumar Gala #define CONFIG_SERVERIP	192.168.1.1
48250c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1
4830cde4b00SJon Loeliger #define CONFIG_NETMASK	255.255.0.0
4840cde4b00SJon Loeliger 
4850cde4b00SJon Loeliger #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
4860cde4b00SJon Loeliger 
4870cde4b00SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
4880cde4b00SJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
4890cde4b00SJon Loeliger 
4900cde4b00SJon Loeliger #define CONFIG_BAUDRATE	115200
4910cde4b00SJon Loeliger 
4920cde4b00SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS				\
4930cde4b00SJon Loeliger  "netdev=eth0\0"						\
494837f1ba0SEd Swarthout  "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
495837f1ba0SEd Swarthout  "tftpflash=tftpboot $loadaddr $uboot; "			\
49614d0a02aSWolfgang Denk 	"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
49714d0a02aSWolfgang Denk 	"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
49814d0a02aSWolfgang Denk 	"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "	\
49914d0a02aSWolfgang Denk 	"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "		\
50014d0a02aSWolfgang Denk 	"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"	\
5010cde4b00SJon Loeliger  "consoledev=ttyS0\0"				\
5020cde4b00SJon Loeliger  "ramdiskaddr=2000000\0"			\
503837f1ba0SEd Swarthout  "ramdiskfile=8544ds/ramdisk.uboot\0"		\
50450c03c8cSKumar Gala  "fdtaddr=c00000\0"				\
50550c03c8cSKumar Gala  "fdtfile=8544ds/mpc8544ds.dtb\0"		\
50650c03c8cSKumar Gala  "bdev=sda3\0"
5070cde4b00SJon Loeliger 
5080cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND		\
5090cde4b00SJon Loeliger  "setenv bootargs root=/dev/nfs rw "	\
5100cde4b00SJon Loeliger  "nfsroot=$serverip:$rootpath "		\
5110cde4b00SJon Loeliger  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5120cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5130cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
51450c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
51550c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
5160cde4b00SJon Loeliger 
5170cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND		\
5180cde4b00SJon Loeliger  "setenv bootargs root=/dev/ram rw "	\
5190cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5200cde4b00SJon Loeliger  "tftp $ramdiskaddr $ramdiskfile;"	\
5210cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
52250c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
52350c03c8cSKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
5240cde4b00SJon Loeliger 
5250cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND		\
526837f1ba0SEd Swarthout  "setenv bootargs root=/dev/$bdev rw "	\
5270cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5280cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
52950c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
53050c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
5310cde4b00SJon Loeliger 
5320cde4b00SJon Loeliger #endif	/* __CONFIG_H */
533