10cde4b00SJon Loeliger /* 27c57f3e8SKumar Gala * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc. 30cde4b00SJon Loeliger * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 50cde4b00SJon Loeliger */ 60cde4b00SJon Loeliger 70cde4b00SJon Loeliger /* 80cde4b00SJon Loeliger * mpc8544ds board configuration file 90cde4b00SJon Loeliger * 100cde4b00SJon Loeliger */ 110cde4b00SJon Loeliger #ifndef __CONFIG_H 120cde4b00SJon Loeliger #define __CONFIG_H 130cde4b00SJon Loeliger 142ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 152ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 162ae18241SWolfgang Denk #endif 172ae18241SWolfgang Denk 18837f1ba0SEd Swarthout #define CONFIG_PCI1 1 /* PCI controller 1 */ 19b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 20b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 21b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */ 22837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 23842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 248ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 250151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 260cde4b00SJon Loeliger 270cde4b00SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 280cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE 29837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 300cde4b00SJon Loeliger 310cde4b00SJon Loeliger #ifndef __ASSEMBLY__ 320cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy); 330cde4b00SJon Loeliger #endif 340cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 350cde4b00SJon Loeliger 360cde4b00SJon Loeliger /* 370cde4b00SJon Loeliger * These can be toggled for performance analysis, otherwise use default. 380cde4b00SJon Loeliger */ 390cde4b00SJon Loeliger #define CONFIG_L2_CACHE /* toggle L2 cache */ 400cde4b00SJon Loeliger #define CONFIG_BTB /* toggle branch predition */ 410cde4b00SJon Loeliger 420cde4b00SJon Loeliger /* 430cde4b00SJon Loeliger * Only possible on E500 Version 2 or newer cores. 440cde4b00SJon Loeliger */ 450cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS 1 460cde4b00SJon Loeliger 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 490cde4b00SJon Loeliger #define CONFIG_PANIC_HANG /* do not reset board on panic */ 500cde4b00SJon Loeliger 51e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 52e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 530cde4b00SJon Loeliger 541167a2fdSKumar Gala /* DDR Setup */ 551167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 561167a2fdSKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 571167a2fdSKumar Gala #define CONFIG_DDR_SPD 580cde4b00SJon Loeliger 599b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 601167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 611167a2fdSKumar Gala 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 641167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM 651167a2fdSKumar Gala 661167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 671167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 681167a2fdSKumar Gala 691167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */ 700cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 710cde4b00SJon Loeliger 721167a2fdSKumar Gala /* Make sure required options are set */ 730cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM 740cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required") 750cde4b00SJon Loeliger #endif 760cde4b00SJon Loeliger 770cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 780cde4b00SJon Loeliger 790cde4b00SJon Loeliger /* 800cde4b00SJon Loeliger * Memory map 810cde4b00SJon Loeliger * 820cde4b00SJon Loeliger * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 830cde4b00SJon Loeliger * 840cde4b00SJon Loeliger * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 850cde4b00SJon Loeliger * 860cde4b00SJon Loeliger * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 870cde4b00SJon Loeliger * 880cde4b00SJon Loeliger * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 890cde4b00SJon Loeliger * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 900cde4b00SJon Loeliger * 910cde4b00SJon Loeliger * Localbus cacheable 920cde4b00SJon Loeliger * 930cde4b00SJon Loeliger * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable 940cde4b00SJon Loeliger * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0 950cde4b00SJon Loeliger * 960cde4b00SJon Loeliger * Localbus non-cacheable 970cde4b00SJon Loeliger * 980cde4b00SJon Loeliger * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable 990cde4b00SJon Loeliger * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 1000cde4b00SJon Loeliger * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 1010cde4b00SJon Loeliger * 1020cde4b00SJon Loeliger */ 1030cde4b00SJon Loeliger 1040cde4b00SJon Loeliger /* 1050cde4b00SJon Loeliger * Local Bus Definitions 1060cde4b00SJon Loeliger */ 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */ 1080cde4b00SJon Loeliger 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */ 1100cde4b00SJon Loeliger 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfe801001 1130cde4b00SJon Loeliger 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 1160cde4b00SJon Loeliger 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} 1180cde4b00SJon Loeliger 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 12581e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 1260cde4b00SJon Loeliger 12714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1280cde4b00SJon Loeliger 12900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 1320cde4b00SJon Loeliger 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 1340cde4b00SJon Loeliger 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */ 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/ 1370cde4b00SJon Loeliger 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 1400cde4b00SJon Loeliger 1417608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 1420cde4b00SJon Loeliger #define PIXIS_BASE 0xf8100000 /* PIXIS registers */ 1430cde4b00SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1440cde4b00SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 1450cde4b00SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 1460cde4b00SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 1470cde4b00SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch 1480cde4b00SJon Loeliger * register */ 1490cde4b00SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 1500cde4b00SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 1510cde4b00SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 1520cde4b00SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 1530cde4b00SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 1546bb5b412SKumar Gala #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 1556bb5b412SKumar Gala #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 1560cde4b00SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 1570cde4b00SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 1580cde4b00SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 1590cde4b00SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 1605a8a163aSAndy Fleming #define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 1625a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER 0x2 1635a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER 0x1 1645a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER 0x20 1655a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER 0x40 166bff188baSLiu Yu #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER) 167bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER) 1680cde4b00SJon Loeliger 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */ 171553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 1720cde4b00SJon Loeliger 17325ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1750cde4b00SJon Loeliger 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 1780cde4b00SJon Loeliger 1790cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8 1800cde4b00SJon Loeliger * open - index 2 1810cde4b00SJon Loeliger * shorted - index 1 1820cde4b00SJon Loeliger */ 1830cde4b00SJon Loeliger #define CONFIG_CONS_INDEX 1 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 1870cde4b00SJon Loeliger 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 1890cde4b00SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 1900cde4b00SJon Loeliger 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 1930cde4b00SJon Loeliger 1940cde4b00SJon Loeliger /* I2C */ 19500f792e0SHeiko Schocher #define CONFIG_SYS_I2C 19600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 19700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 19800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 1997f25fdc7SBenjamin Kamath #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 20000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2020cde4b00SJon Loeliger 2030cde4b00SJon Loeliger /* 2040cde4b00SJon Loeliger * General PCI 2050cde4b00SJon Loeliger * Memory space is mapped 1-1, but I/O space must start from 0. 2060cde4b00SJon Loeliger */ 2075af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */ 2095af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */ 2110cde4b00SJon Loeliger 2125af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000 21310795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000 2145af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 216aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 2175f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 2200cde4b00SJon Loeliger 2210cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */ 22264a1686aSKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 1" 2235af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000 22410795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000 2255af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 227aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000 2285f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 2310cde4b00SJon Loeliger 2320cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */ 23364a1686aSKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 2" 2345af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 23510795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 2365af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 238aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000 2395f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 2420cde4b00SJon Loeliger 2430cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */ 24464a1686aSKumar Gala #define CONFIG_SYS_PCIE3_NAME "ULI" 2455af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 24610795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000 2475af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */ 249aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */ 2505f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */ 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */ 2535af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000 25410795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000 2555af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */ 2570cde4b00SJon Loeliger 2580cde4b00SJon Loeliger #if defined(CONFIG_PCI) 2590cde4b00SJon Loeliger 260630d9bfcSKumar Gala /*PCIE video card used*/ 261aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 262630d9bfcSKumar Gala 263630d9bfcSKumar Gala /*PCI video card used*/ 264aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 265630d9bfcSKumar Gala 266630d9bfcSKumar Gala /* video */ 267630d9bfcSKumar Gala 268630d9bfcSKumar Gala #if defined(CONFIG_VIDEO) 269630d9bfcSKumar Gala #define CONFIG_BIOSEMU 270630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB 271630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 273630d9bfcSKumar Gala #endif 274630d9bfcSKumar Gala 2750cde4b00SJon Loeliger #undef CONFIG_EEPRO100 2760cde4b00SJon Loeliger #undef CONFIG_TULIP 2770cde4b00SJon Loeliger 2780cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP 2795f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 2805f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 2810cde4b00SJon Loeliger #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 2820cde4b00SJon Loeliger #endif 2830cde4b00SJon Loeliger 2840cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2850cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI 2860cde4b00SJon Loeliger 2870cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI 288344ca0b4SRob Herring #define CONFIG_LIBATA 2890cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 2940cde4b00SJon Loeliger #endif /* SCSCI */ 2950cde4b00SJon Loeliger 2960cde4b00SJon Loeliger #endif /* CONFIG_PCI */ 2970cde4b00SJon Loeliger 2980cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 2990cde4b00SJon Loeliger 3000cde4b00SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 3010cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 302255a3577SKim Phillips #define CONFIG_TSEC1 1 303255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 304255a3577SKim Phillips #define CONFIG_TSEC3 1 305255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 306837f1ba0SEd Swarthout 307bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD 308652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER 1 309652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET 0x1c 310652f7c2eSAndy Fleming 3110cde4b00SJon Loeliger #define TSEC1_PHY_ADDR 0 3120cde4b00SJon Loeliger #define TSEC3_PHY_ADDR 1 3130cde4b00SJon Loeliger 3143a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3153a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3163a79013eSAndy Fleming 3170cde4b00SJon Loeliger #define TSEC1_PHYIDX 0 3180cde4b00SJon Loeliger #define TSEC3_PHYIDX 0 3190cde4b00SJon Loeliger 3200cde4b00SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 3210cde4b00SJon Loeliger 3220cde4b00SJon Loeliger #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 3230cde4b00SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 3240cde4b00SJon Loeliger 3250cde4b00SJon Loeliger /* 3260cde4b00SJon Loeliger * Environment 3270cde4b00SJon Loeliger */ 3285a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 329*109f5a21SYork Sun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */ 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 3310e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 3320cde4b00SJon Loeliger #else 333*109f5a21SYork Sun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 3340cde4b00SJon Loeliger #endif 3350e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3360cde4b00SJon Loeliger 3370cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3390cde4b00SJon Loeliger 3402835e518SJon Loeliger /* 341659e2f67SJon Loeliger * BOOTP options 342659e2f67SJon Loeliger */ 343659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 344659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 345659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 346659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 347659e2f67SJon Loeliger 348659e2f67SJon Loeliger /* 3492835e518SJon Loeliger * Command line configuration. 3502835e518SJon Loeliger */ 351199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3522835e518SJon Loeliger 3530cde4b00SJon Loeliger #if defined(CONFIG_PCI) 3542835e518SJon Loeliger #define CONFIG_CMD_PCI 355c649e3c9SSimon Glass #define CONFIG_SCSI 3560cde4b00SJon Loeliger #endif 3572835e518SJon Loeliger 35886a194b7SHongtao Jia /* 35986a194b7SHongtao Jia * USB 36086a194b7SHongtao Jia */ 36186a194b7SHongtao Jia 3628850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD 36386a194b7SHongtao Jia #define CONFIG_USB_EHCI_PCI 36486a194b7SHongtao Jia #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 36586a194b7SHongtao Jia #define CONFIG_PCI_EHCI_DEVICE 0 36686a194b7SHongtao Jia #endif 3670cde4b00SJon Loeliger 3680cde4b00SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 3690cde4b00SJon Loeliger 3700cde4b00SJon Loeliger /* 3710cde4b00SJon Loeliger * Miscellaneous configurable options 3720cde4b00SJon Loeliger */ 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 37450c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 3755be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3772835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 3790cde4b00SJon Loeliger #else 3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 3810cde4b00SJon Loeliger #endif 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 3850cde4b00SJon Loeliger 3860cde4b00SJon Loeliger /* 3870cde4b00SJon Loeliger * For booting Linux, the board info and command line data 388a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 3890cde4b00SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 3900cde4b00SJon Loeliger */ 391a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 392a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 3930cde4b00SJon Loeliger 3942835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 3950cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 3960cde4b00SJon Loeliger #endif 3970cde4b00SJon Loeliger 3980cde4b00SJon Loeliger /* 3990cde4b00SJon Loeliger * Environment Configuration 4000cde4b00SJon Loeliger */ 4010cde4b00SJon Loeliger 4020cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */ 4030cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 404ea5877e3SKumar Gala #define CONFIG_HAS_ETH0 4050cde4b00SJon Loeliger #define CONFIG_HAS_ETH1 4060cde4b00SJon Loeliger #endif 4070cde4b00SJon Loeliger 4080cde4b00SJon Loeliger #define CONFIG_IPADDR 192.168.1.251 4090cde4b00SJon Loeliger 4100cde4b00SJon Loeliger #define CONFIG_HOSTNAME 8544ds_unknown 4118b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfs/mpc85xx" 412b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "8544ds/uImage.uboot" 413837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */ 4140cde4b00SJon Loeliger 41550c03c8cSKumar Gala #define CONFIG_SERVERIP 192.168.1.1 41650c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 4170cde4b00SJon Loeliger #define CONFIG_NETMASK 255.255.0.0 4180cde4b00SJon Loeliger 4190cde4b00SJon Loeliger #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 4200cde4b00SJon Loeliger 4210cde4b00SJon Loeliger #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 4220cde4b00SJon Loeliger 4230cde4b00SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 4240cde4b00SJon Loeliger "netdev=eth0\0" \ 4255368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 426837f1ba0SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 4275368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 4285368c55dSMarek Vasut " +$filesize; " \ 4295368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 4305368c55dSMarek Vasut " +$filesize; " \ 4315368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 4325368c55dSMarek Vasut " $filesize; " \ 4335368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 4345368c55dSMarek Vasut " +$filesize; " \ 4355368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 4365368c55dSMarek Vasut " $filesize\0" \ 4370cde4b00SJon Loeliger "consoledev=ttyS0\0" \ 4380cde4b00SJon Loeliger "ramdiskaddr=2000000\0" \ 439837f1ba0SEd Swarthout "ramdiskfile=8544ds/ramdisk.uboot\0" \ 440b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 44150c03c8cSKumar Gala "fdtfile=8544ds/mpc8544ds.dtb\0" \ 44250c03c8cSKumar Gala "bdev=sda3\0" 4430cde4b00SJon Loeliger 4440cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 4450cde4b00SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 4460cde4b00SJon Loeliger "nfsroot=$serverip:$rootpath " \ 4470cde4b00SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 4480cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 4490cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 45050c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 45150c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 4520cde4b00SJon Loeliger 4530cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 4540cde4b00SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 4550cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 4560cde4b00SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 4570cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 45850c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 45950c03c8cSKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 4600cde4b00SJon Loeliger 4610cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND \ 462837f1ba0SEd Swarthout "setenv bootargs root=/dev/$bdev rw " \ 4630cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 4640cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 46550c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 46650c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 4670cde4b00SJon Loeliger 4680cde4b00SJon Loeliger #endif /* __CONFIG_H */ 469