xref: /rk3399_rockchip-uboot/include/configs/MPC8544DS.h (revision 00f792e0df9ae942427e44595a0f4379582accee)
10cde4b00SJon Loeliger /*
27c57f3e8SKumar Gala  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
30cde4b00SJon Loeliger  *
40cde4b00SJon Loeliger  * See file CREDITS for list of people who contributed to this
50cde4b00SJon Loeliger  * project.
60cde4b00SJon Loeliger  *
70cde4b00SJon Loeliger  * This program is free software; you can redistribute it and/or
80cde4b00SJon Loeliger  * modify it under the terms of the GNU General Public License as
90cde4b00SJon Loeliger  * published by the Free Software Foundation; either version 2 of
100cde4b00SJon Loeliger  * the License, or (at your option) any later version.
110cde4b00SJon Loeliger  *
120cde4b00SJon Loeliger  * This program is distributed in the hope that it will be useful,
130cde4b00SJon Loeliger  * but WITHOUT ANY WARRANTY; without even the implied warranty of
140cde4b00SJon Loeliger  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
150cde4b00SJon Loeliger  * GNU General Public License for more details.
160cde4b00SJon Loeliger  *
170cde4b00SJon Loeliger  * You should have received a copy of the GNU General Public License
180cde4b00SJon Loeliger  * along with this program; if not, write to the Free Software
190cde4b00SJon Loeliger  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
200cde4b00SJon Loeliger  * MA 02111-1307 USA
210cde4b00SJon Loeliger  */
220cde4b00SJon Loeliger 
230cde4b00SJon Loeliger /*
240cde4b00SJon Loeliger  * mpc8544ds board configuration file
250cde4b00SJon Loeliger  *
260cde4b00SJon Loeliger  */
270cde4b00SJon Loeliger #ifndef __CONFIG_H
280cde4b00SJon Loeliger #define __CONFIG_H
290cde4b00SJon Loeliger 
300cde4b00SJon Loeliger /* High Level Configuration Options */
310cde4b00SJon Loeliger #define CONFIG_BOOKE		1	/* BOOKE */
320cde4b00SJon Loeliger #define CONFIG_E500		1	/* BOOKE e500 family */
330cde4b00SJon Loeliger #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41/48 */
340cde4b00SJon Loeliger #define CONFIG_MPC8544		1
350cde4b00SJon Loeliger #define CONFIG_MPC8544DS	1
360cde4b00SJon Loeliger 
372ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
382ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xfff80000
392ae18241SWolfgang Denk #endif
402ae18241SWolfgang Denk 
41837f1ba0SEd Swarthout #define CONFIG_PCI		1	/* Enable PCI/PCIE */
42837f1ba0SEd Swarthout #define CONFIG_PCI1		1	/* PCI controller 1 */
43837f1ba0SEd Swarthout #define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
44837f1ba0SEd Swarthout #define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
45837f1ba0SEd Swarthout #define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
46837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
47842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
488ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
490151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
500cde4b00SJon Loeliger 
514bcae9c9SKumar Gala #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
52f6155c6fSRoy Zang #define CONFIG_E1000		1	/* Defind e1000 pci Ethernet card*/
534bcae9c9SKumar Gala 
540cde4b00SJon Loeliger #define CONFIG_TSEC_ENET		/* tsec ethernet support */
550cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE
56837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS		/* enable pci, srio, ddr interrupts */
570cde4b00SJon Loeliger 
580cde4b00SJon Loeliger #ifndef __ASSEMBLY__
590cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy);
600cde4b00SJon Loeliger #endif
610cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
620cde4b00SJon Loeliger 
630cde4b00SJon Loeliger /*
640cde4b00SJon Loeliger  * These can be toggled for performance analysis, otherwise use default.
650cde4b00SJon Loeliger  */
660cde4b00SJon Loeliger #define CONFIG_L2_CACHE			/* toggle L2 cache */
670cde4b00SJon Loeliger #define CONFIG_BTB			/* toggle branch predition */
680cde4b00SJon Loeliger 
690cde4b00SJon Loeliger /*
700cde4b00SJon Loeliger  * Only possible on E500 Version 2 or newer cores.
710cde4b00SJon Loeliger  */
720cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS	1
730cde4b00SJon Loeliger 
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00400000
760cde4b00SJon Loeliger #define CONFIG_PANIC_HANG	/* do not reset board on panic */
770cde4b00SJon Loeliger 
78e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xe0000000
79e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
800cde4b00SJon Loeliger 
811167a2fdSKumar Gala /* DDR Setup */
821167a2fdSKumar Gala #define CONFIG_FSL_DDR2
831167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
841167a2fdSKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
851167a2fdSKumar Gala #define CONFIG_DDR_SPD
860cde4b00SJon Loeliger 
879b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
881167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
891167a2fdSKumar Gala 
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
921167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM
931167a2fdSKumar Gala 
941167a2fdSKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
951167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
961167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
971167a2fdSKumar Gala 
981167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */
990cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
1000cde4b00SJon Loeliger 
1011167a2fdSKumar Gala /* Make sure required options are set */
1020cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM
1030cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required")
1040cde4b00SJon Loeliger #endif
1050cde4b00SJon Loeliger 
1060cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
1070cde4b00SJon Loeliger 
1080cde4b00SJon Loeliger /*
1090cde4b00SJon Loeliger  * Memory map
1100cde4b00SJon Loeliger  *
1110cde4b00SJon Loeliger  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
1120cde4b00SJon Loeliger  *
1130cde4b00SJon Loeliger  * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
1140cde4b00SJon Loeliger  *
1150cde4b00SJon Loeliger  * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
1160cde4b00SJon Loeliger  *
1170cde4b00SJon Loeliger  * 0xe000_0000	0xe00f_ffff	CCSR			1M non-cacheable
1180cde4b00SJon Loeliger  * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
1190cde4b00SJon Loeliger  *
1200cde4b00SJon Loeliger  * Localbus cacheable
1210cde4b00SJon Loeliger  *
1220cde4b00SJon Loeliger  * 0xf000_0000	0xf3ff_ffff	SDRAM			64M Cacheable
1230cde4b00SJon Loeliger  * 0xf401_0000	0xf401_3fff	L1 for stack		4K Cacheable TLB0
1240cde4b00SJon Loeliger  *
1250cde4b00SJon Loeliger  * Localbus non-cacheable
1260cde4b00SJon Loeliger  *
1270cde4b00SJon Loeliger  * 0xf800_0000	0xf80f_ffff	NVRAM/CADMUS (*)	1M non-cacheable
1280cde4b00SJon Loeliger  * 0xff00_0000	0xff7f_ffff	FLASH (2nd bank)	8M non-cacheable
1290cde4b00SJon Loeliger  * 0xff80_0000	0xffff_ffff	FLASH (boot bank)	8M non-cacheable
1300cde4b00SJon Loeliger  *
1310cde4b00SJon Loeliger  */
1320cde4b00SJon Loeliger 
1330cde4b00SJon Loeliger /*
1340cde4b00SJon Loeliger  * Local Bus Definitions
1350cde4b00SJon Loeliger  */
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK		0xfc000000	/* boot TLB */
1370cde4b00SJon Loeliger 
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xff800000	/* start of FLASH 8M */
1390cde4b00SJon Loeliger 
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xff801001
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xfe801001
1420cde4b00SJon Loeliger 
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xff806e65
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xff806e65
1450cde4b00SJon Loeliger 
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE}
1470cde4b00SJon Loeliger 
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
15481e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
1550cde4b00SJon Loeliger 
15614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
1570cde4b00SJon Loeliger 
15800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
1610cde4b00SJon Loeliger 
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE	0xf8000000
1630cde4b00SJon Loeliger 
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xf8201001	/* port size 16bit */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/
1660cde4b00SJon Loeliger 
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xf8100801	/* port size 8bit */
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/
1690cde4b00SJon Loeliger 
1707608d75fSKim Phillips #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
1710cde4b00SJon Loeliger #define PIXIS_BASE	0xf8100000	/* PIXIS registers */
1720cde4b00SJon Loeliger #define PIXIS_ID		0x0	/* Board ID at offset 0 */
1730cde4b00SJon Loeliger #define PIXIS_VER		0x1	/* Board version at offset 1 */
1740cde4b00SJon Loeliger #define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
1750cde4b00SJon Loeliger #define PIXIS_RST		0x4	/* PIXIS Reset Control register */
1760cde4b00SJon Loeliger #define PIXIS_AUX		0x6	/* PIXIS Auxiliary register; Scratch
1770cde4b00SJon Loeliger 					 * register */
1780cde4b00SJon Loeliger #define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
1790cde4b00SJon Loeliger #define PIXIS_VCTL		0x10	/* VELA Control Register */
1800cde4b00SJon Loeliger #define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
1810cde4b00SJon Loeliger #define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
1820cde4b00SJon Loeliger #define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
1836bb5b412SKumar Gala #define PIXIS_VBOOT_FMAP	0x80	/* VBOOT - CFG_FLASHMAP */
1846bb5b412SKumar Gala #define PIXIS_VBOOT_FBANK	0x40	/* VBOOT - CFG_FLASHBANK */
1850cde4b00SJon Loeliger #define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
1860cde4b00SJon Loeliger #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
1870cde4b00SJon Loeliger #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
1880cde4b00SJon Loeliger #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
1895a8a163aSAndy Fleming #define PIXIS_VSPEED2		0x1d	/* VELA VSpeed 2 */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/
1915a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER	0x2
1925a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER	0x1
1935a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER	0x20
1945a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER	0x40
195bff188baSLiu Yu #define PIXIS_VSPEED2_MASK	(PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
196bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK	(PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
1970cde4b00SJon Loeliger 
1980cde4b00SJon Loeliger 
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK      1
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR      0xf4010000      /* Initial L1 address */
201553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE       0x00004000      /* Size of used area in RAM */
2020cde4b00SJon Loeliger 
2030cde4b00SJon Loeliger 
20425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
2060cde4b00SJon Loeliger 
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
2090cde4b00SJon Loeliger 
2100cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8
2110cde4b00SJon Loeliger  * open - index 2
2120cde4b00SJon Loeliger  * shorted - index 1
2130cde4b00SJon Loeliger  */
2140cde4b00SJon Loeliger #define CONFIG_CONS_INDEX	1
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
2190cde4b00SJon Loeliger 
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	\
2210cde4b00SJon Loeliger 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
2220cde4b00SJon Loeliger 
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
2250cde4b00SJon Loeliger 
2260cde4b00SJon Loeliger /* Use the HUSH parser */
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2280cde4b00SJon Loeliger 
2290cde4b00SJon Loeliger /* pass open firmware flat tree */
230addce57eSKumar Gala #define CONFIG_OF_LIBFDT		1
2310cde4b00SJon Loeliger #define CONFIG_OF_BOARD_SETUP		1
232addce57eSKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2330cde4b00SJon Loeliger 
2340cde4b00SJon Loeliger /* I2C */
235*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C
236*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
237*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
238*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
239*00f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
240*00f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
2420cde4b00SJon Loeliger 
2430cde4b00SJon Loeliger /*
2440cde4b00SJon Loeliger  * General PCI
2450cde4b00SJon Loeliger  * Memory space is mapped 1-1, but I/O space must start from 0.
2460cde4b00SJon Loeliger  */
2475af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT		0x80000000	/* 1G PCIE TLB */
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */
2495af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT		0xc0000000	/* 512M PCI TLB */
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0xc0000000	/* 512M PCI TLB */
2510cde4b00SJon Loeliger 
2525af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT	0xc0000000
25310795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS	0xc0000000
2545af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS	0xc0000000
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */
256aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT	0xe1000000
2575f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS	0x00000000
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64k */
2600cde4b00SJon Loeliger 
2610cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */
26264a1686aSKumar Gala #define CONFIG_SYS_PCIE2_NAME		"Slot 1"
2635af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0x80000000
26410795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0x80000000
2655af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0x80000000
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
267aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xe1010000
2685f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS	0x00000000
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS	0xe1010000
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
2710cde4b00SJon Loeliger 
2720cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */
27364a1686aSKumar Gala #define CONFIG_SYS_PCIE1_NAME		"Slot 2"
2745af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0xa0000000
27510795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000
2765af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xa0000000
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
278aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xe1020000
2795f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS	0x00000000
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS	0xe1020000
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
2820cde4b00SJon Loeliger 
2830cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */
28464a1686aSKumar Gala #define CONFIG_SYS_PCIE3_NAME		"ULI"
2855af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
28610795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xb0000000
2875af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xb0000000
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE	0x00100000	/* 1M */
289aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xb0100000	/* reuse mem LAW */
2905f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS	0x00000000
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE	0x00100000	/* 1M */
2935af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2	0xb0200000
29410795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2	0xb0200000
2955af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2	0xb0200000
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2	0x00200000	/* 1M */
2970cde4b00SJon Loeliger 
2980cde4b00SJon Loeliger #if defined(CONFIG_PCI)
2990cde4b00SJon Loeliger 
300630d9bfcSKumar Gala /*PCIE video card used*/
301aca5f018SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_VIRT
302630d9bfcSKumar Gala 
303630d9bfcSKumar Gala /*PCI video card used*/
304aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
305630d9bfcSKumar Gala 
306630d9bfcSKumar Gala /* video */
307630d9bfcSKumar Gala #define CONFIG_VIDEO
308630d9bfcSKumar Gala 
309630d9bfcSKumar Gala #if defined(CONFIG_VIDEO)
310630d9bfcSKumar Gala #define CONFIG_BIOSEMU
311630d9bfcSKumar Gala #define CONFIG_CFB_CONSOLE
312630d9bfcSKumar Gala #define CONFIG_VIDEO_SW_CURSOR
313630d9bfcSKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
314630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB
315630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO
316630d9bfcSKumar Gala /*#define CONFIG_CONSOLE_CURSOR*/
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
318630d9bfcSKumar Gala #endif
319630d9bfcSKumar Gala 
3200cde4b00SJon Loeliger #define CONFIG_PCI_PNP			/* do pci plug-and-play */
3210cde4b00SJon Loeliger 
3220cde4b00SJon Loeliger #undef CONFIG_EEPRO100
3230cde4b00SJon Loeliger #undef CONFIG_TULIP
3240cde4b00SJon Loeliger #define CONFIG_RTL8139
3250cde4b00SJon Loeliger 
3260cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP
3275f91ef6aSKumar Gala 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
3285f91ef6aSKumar Gala 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
3290cde4b00SJon Loeliger 	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
3300cde4b00SJon Loeliger #endif
3310cde4b00SJon Loeliger 
3320cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
3330cde4b00SJon Loeliger #define CONFIG_DOS_PARTITION
3340cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI
3350cde4b00SJon Loeliger 
3360cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI
3370cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288
3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID	4
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN	1
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE
3420cde4b00SJon Loeliger #endif /* SCSCI */
3430cde4b00SJon Loeliger 
3440cde4b00SJon Loeliger #endif	/* CONFIG_PCI */
3450cde4b00SJon Loeliger 
3460cde4b00SJon Loeliger 
3470cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
3480cde4b00SJon Loeliger 
3490cde4b00SJon Loeliger #define CONFIG_MII		1	/* MII PHY management */
3500cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
351255a3577SKim Phillips #define CONFIG_TSEC1	1
352255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"eTSEC1"
353255a3577SKim Phillips #define CONFIG_TSEC3	1
354255a3577SKim Phillips #define CONFIG_TSEC3_NAME	"eTSEC3"
355837f1ba0SEd Swarthout 
356bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD
357652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER	1
358652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET	0x1c
359652f7c2eSAndy Fleming 
3600cde4b00SJon Loeliger #define TSEC1_PHY_ADDR		0
3610cde4b00SJon Loeliger #define TSEC3_PHY_ADDR		1
3620cde4b00SJon Loeliger 
3633a79013eSAndy Fleming #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3643a79013eSAndy Fleming #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
3653a79013eSAndy Fleming 
3660cde4b00SJon Loeliger #define TSEC1_PHYIDX		0
3670cde4b00SJon Loeliger #define TSEC3_PHYIDX		0
3680cde4b00SJon Loeliger 
3690cde4b00SJon Loeliger #define CONFIG_ETHPRIME		"eTSEC1"
3700cde4b00SJon Loeliger 
3710cde4b00SJon Loeliger #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
3720cde4b00SJon Loeliger #endif	/* CONFIG_TSEC_ENET */
3730cde4b00SJon Loeliger 
3740cde4b00SJon Loeliger /*
3750cde4b00SJon Loeliger  * Environment
3760cde4b00SJon Loeliger  */
3775a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
3790e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xfff80000
3800cde4b00SJon Loeliger #else
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x70000)
3820cde4b00SJon Loeliger #endif
3830e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
3840e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) */
3850cde4b00SJon Loeliger 
3860cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
3880cde4b00SJon Loeliger 
3892835e518SJon Loeliger /*
390659e2f67SJon Loeliger  * BOOTP options
391659e2f67SJon Loeliger  */
392659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
393659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
394659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
395659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
396659e2f67SJon Loeliger 
397659e2f67SJon Loeliger 
398659e2f67SJon Loeliger /*
3992835e518SJon Loeliger  * Command line configuration.
4002835e518SJon Loeliger  */
4012835e518SJon Loeliger #include <config_cmd_default.h>
4022835e518SJon Loeliger 
4032835e518SJon Loeliger #define CONFIG_CMD_PING
4042835e518SJon Loeliger #define CONFIG_CMD_I2C
4052835e518SJon Loeliger #define CONFIG_CMD_MII
40682ac8c97SKumar Gala #define CONFIG_CMD_ELF
4071c9aa76bSKumar Gala #define CONFIG_CMD_IRQ
4081c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR
409199e262eSBecky Bruce #define CONFIG_CMD_REGINFO
4102835e518SJon Loeliger 
4110cde4b00SJon Loeliger #if defined(CONFIG_PCI)
4122835e518SJon Loeliger     #define CONFIG_CMD_PCI
4132835e518SJon Loeliger     #define CONFIG_CMD_NET
414837f1ba0SEd Swarthout     #define CONFIG_CMD_SCSI
415837f1ba0SEd Swarthout     #define CONFIG_CMD_EXT2
4160cde4b00SJon Loeliger #endif
4172835e518SJon Loeliger 
41886a194b7SHongtao Jia /*
41986a194b7SHongtao Jia  * USB
42086a194b7SHongtao Jia  */
42186a194b7SHongtao Jia #define CONFIG_USB_EHCI
42286a194b7SHongtao Jia 
42386a194b7SHongtao Jia #ifdef CONFIG_USB_EHCI
42486a194b7SHongtao Jia #define CONFIG_CMD_USB
42586a194b7SHongtao Jia #define CONFIG_USB_EHCI_PCI
42686a194b7SHongtao Jia #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
42786a194b7SHongtao Jia #define CONFIG_USB_STORAGE
42886a194b7SHongtao Jia #define CONFIG_PCI_EHCI_DEVICE			0
42986a194b7SHongtao Jia #endif
4300cde4b00SJon Loeliger 
4310cde4b00SJon Loeliger #undef CONFIG_WATCHDOG			/* watchdog disabled */
4320cde4b00SJon Loeliger 
4330cde4b00SJon Loeliger /*
4340cde4b00SJon Loeliger  * Miscellaneous configurable options
4350cde4b00SJon Loeliger  */
4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
43750c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
4385be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
4412835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
4430cde4b00SJon Loeliger #else
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
4450cde4b00SJon Loeliger #endif
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
4500cde4b00SJon Loeliger 
4510cde4b00SJon Loeliger /*
4520cde4b00SJon Loeliger  * For booting Linux, the board info and command line data
453a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
4540cde4b00SJon Loeliger  * the maximum mapped by the Linux kernel during initialization.
4550cde4b00SJon Loeliger  */
456a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
457a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
4580cde4b00SJon Loeliger 
4592835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB)
4600cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
4610cde4b00SJon Loeliger #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
4620cde4b00SJon Loeliger #endif
4630cde4b00SJon Loeliger 
4640cde4b00SJon Loeliger /*
4650cde4b00SJon Loeliger  * Environment Configuration
4660cde4b00SJon Loeliger  */
4670cde4b00SJon Loeliger 
4680cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */
4690cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET)
470ea5877e3SKumar Gala #define CONFIG_HAS_ETH0
4710cde4b00SJon Loeliger #define CONFIG_ETHADDR	00:E0:0C:02:00:FD
4720cde4b00SJon Loeliger #define CONFIG_HAS_ETH1
4730cde4b00SJon Loeliger #define CONFIG_ETH1ADDR	00:E0:0C:02:01:FD
4740cde4b00SJon Loeliger #endif
4750cde4b00SJon Loeliger 
4760cde4b00SJon Loeliger #define CONFIG_IPADDR	192.168.1.251
4770cde4b00SJon Loeliger 
4780cde4b00SJon Loeliger #define CONFIG_HOSTNAME	8544ds_unknown
4798b3637c6SJoe Hershberger #define CONFIG_ROOTPATH	"/nfs/mpc85xx"
480b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE	"8544ds/uImage.uboot"
481837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH	8544ds/u-boot.bin	/* TFTP server */
4820cde4b00SJon Loeliger 
48350c03c8cSKumar Gala #define CONFIG_SERVERIP	192.168.1.1
48450c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1
4850cde4b00SJon Loeliger #define CONFIG_NETMASK	255.255.0.0
4860cde4b00SJon Loeliger 
4870cde4b00SJon Loeliger #define CONFIG_LOADADDR	1000000	/*default location for tftp and bootm*/
4880cde4b00SJon Loeliger 
4890cde4b00SJon Loeliger #define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
4900cde4b00SJon Loeliger #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs*/
4910cde4b00SJon Loeliger 
4920cde4b00SJon Loeliger #define CONFIG_BAUDRATE	115200
4930cde4b00SJon Loeliger 
4940cde4b00SJon Loeliger #define	CONFIG_EXTRA_ENV_SETTINGS				\
4950cde4b00SJon Loeliger "netdev=eth0\0"						\
4965368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
497837f1ba0SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; "			\
4985368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
4995368c55dSMarek Vasut 		" +$filesize; "	\
5005368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
5015368c55dSMarek Vasut 		" +$filesize; "	\
5025368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
5035368c55dSMarek Vasut 		" $filesize; "	\
5045368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
5055368c55dSMarek Vasut 		" +$filesize; "	\
5065368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
5075368c55dSMarek Vasut 		" $filesize\0"	\
5080cde4b00SJon Loeliger "consoledev=ttyS0\0"				\
5090cde4b00SJon Loeliger "ramdiskaddr=2000000\0"			\
510837f1ba0SEd Swarthout "ramdiskfile=8544ds/ramdisk.uboot\0"		\
51150c03c8cSKumar Gala "fdtaddr=c00000\0"				\
51250c03c8cSKumar Gala "fdtfile=8544ds/mpc8544ds.dtb\0"		\
51350c03c8cSKumar Gala "bdev=sda3\0"
5140cde4b00SJon Loeliger 
5150cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND		\
5160cde4b00SJon Loeliger  "setenv bootargs root=/dev/nfs rw "	\
5170cde4b00SJon Loeliger  "nfsroot=$serverip:$rootpath "		\
5180cde4b00SJon Loeliger  "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5190cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5200cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
52150c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
52250c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
5230cde4b00SJon Loeliger 
5240cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND		\
5250cde4b00SJon Loeliger  "setenv bootargs root=/dev/ram rw "	\
5260cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5270cde4b00SJon Loeliger  "tftp $ramdiskaddr $ramdiskfile;"	\
5280cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
52950c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
53050c03c8cSKumar Gala  "bootm $loadaddr $ramdiskaddr $fdtaddr"
5310cde4b00SJon Loeliger 
5320cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND		\
533837f1ba0SEd Swarthout  "setenv bootargs root=/dev/$bdev rw "	\
5340cde4b00SJon Loeliger  "console=$consoledev,$baudrate $othbootargs;"	\
5350cde4b00SJon Loeliger  "tftp $loadaddr $bootfile;"		\
53650c03c8cSKumar Gala  "tftp $fdtaddr $fdtfile;"		\
53750c03c8cSKumar Gala  "bootm $loadaddr - $fdtaddr"
5380cde4b00SJon Loeliger 
5390cde4b00SJon Loeliger #endif	/* __CONFIG_H */
540