10cde4b00SJon Loeliger /* 27c57f3e8SKumar Gala * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc. 30cde4b00SJon Loeliger * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 50cde4b00SJon Loeliger */ 60cde4b00SJon Loeliger 70cde4b00SJon Loeliger /* 80cde4b00SJon Loeliger * mpc8544ds board configuration file 90cde4b00SJon Loeliger * 100cde4b00SJon Loeliger */ 110cde4b00SJon Loeliger #ifndef __CONFIG_H 120cde4b00SJon Loeliger #define __CONFIG_H 130cde4b00SJon Loeliger 142ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 152ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 162ae18241SWolfgang Denk #endif 172ae18241SWolfgang Denk 18837f1ba0SEd Swarthout #define CONFIG_PCI1 1 /* PCI controller 1 */ 19b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 20b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 21b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */ 22837f1ba0SEd Swarthout #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 23842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 248ff3de61SKumar Gala #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 250151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 260cde4b00SJon Loeliger 270cde4b00SJon Loeliger #define CONFIG_TSEC_ENET /* tsec ethernet support */ 280cde4b00SJon Loeliger #define CONFIG_ENV_OVERWRITE 29837f1ba0SEd Swarthout #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 300cde4b00SJon Loeliger 310cde4b00SJon Loeliger #ifndef __ASSEMBLY__ 320cde4b00SJon Loeliger extern unsigned long get_board_sys_clk(unsigned long dummy); 330cde4b00SJon Loeliger #endif 340cde4b00SJon Loeliger #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 350cde4b00SJon Loeliger 360cde4b00SJon Loeliger /* 370cde4b00SJon Loeliger * These can be toggled for performance analysis, otherwise use default. 380cde4b00SJon Loeliger */ 390cde4b00SJon Loeliger #define CONFIG_L2_CACHE /* toggle L2 cache */ 400cde4b00SJon Loeliger #define CONFIG_BTB /* toggle branch predition */ 410cde4b00SJon Loeliger 420cde4b00SJon Loeliger /* 430cde4b00SJon Loeliger * Only possible on E500 Version 2 or newer cores. 440cde4b00SJon Loeliger */ 450cde4b00SJon Loeliger #define CONFIG_ENABLE_36BIT_PHYS 1 460cde4b00SJon Loeliger 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 490cde4b00SJon Loeliger 50e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 51e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 520cde4b00SJon Loeliger 531167a2fdSKumar Gala /* DDR Setup */ 541167a2fdSKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE 551167a2fdSKumar Gala #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 561167a2fdSKumar Gala #define CONFIG_DDR_SPD 570cde4b00SJon Loeliger 589b0ad1b1SDave Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 591167a2fdSKumar Gala #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 601167a2fdSKumar Gala 616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 631167a2fdSKumar Gala #define CONFIG_VERY_BIG_RAM 641167a2fdSKumar Gala 651167a2fdSKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 661167a2fdSKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL 2 671167a2fdSKumar Gala 681167a2fdSKumar Gala /* I2C addresses of SPD EEPROMs */ 690cde4b00SJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 700cde4b00SJon Loeliger 711167a2fdSKumar Gala /* Make sure required options are set */ 720cde4b00SJon Loeliger #ifndef CONFIG_SPD_EEPROM 730cde4b00SJon Loeliger #error ("CONFIG_SPD_EEPROM is required") 740cde4b00SJon Loeliger #endif 750cde4b00SJon Loeliger 760cde4b00SJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 770cde4b00SJon Loeliger 780cde4b00SJon Loeliger /* 790cde4b00SJon Loeliger * Memory map 800cde4b00SJon Loeliger * 810cde4b00SJon Loeliger * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 820cde4b00SJon Loeliger * 830cde4b00SJon Loeliger * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable 840cde4b00SJon Loeliger * 850cde4b00SJon Loeliger * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable 860cde4b00SJon Loeliger * 870cde4b00SJon Loeliger * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable 880cde4b00SJon Loeliger * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable 890cde4b00SJon Loeliger * 900cde4b00SJon Loeliger * Localbus cacheable 910cde4b00SJon Loeliger * 920cde4b00SJon Loeliger * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable 930cde4b00SJon Loeliger * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0 940cde4b00SJon Loeliger * 950cde4b00SJon Loeliger * Localbus non-cacheable 960cde4b00SJon Loeliger * 970cde4b00SJon Loeliger * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable 980cde4b00SJon Loeliger * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable 990cde4b00SJon Loeliger * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable 1000cde4b00SJon Loeliger * 1010cde4b00SJon Loeliger */ 1020cde4b00SJon Loeliger 1030cde4b00SJon Loeliger /* 1040cde4b00SJon Loeliger * Local Bus Definitions 1050cde4b00SJon Loeliger */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */ 1070cde4b00SJon Loeliger 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */ 1090cde4b00SJon Loeliger 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xfe801001 1120cde4b00SJon Loeliger 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 1150cde4b00SJon Loeliger 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} 1170cde4b00SJon Loeliger 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_QUIET_TEST 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 12481e56e9aSKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 1250cde4b00SJon Loeliger 12614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1270cde4b00SJon Loeliger 12800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 1310cde4b00SJon Loeliger 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 1330cde4b00SJon Loeliger 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/ 1360cde4b00SJon Loeliger 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ 1390cde4b00SJon Loeliger 1407608d75fSKim Phillips #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ 1410cde4b00SJon Loeliger #define PIXIS_BASE 0xf8100000 /* PIXIS registers */ 1420cde4b00SJon Loeliger #define PIXIS_ID 0x0 /* Board ID at offset 0 */ 1430cde4b00SJon Loeliger #define PIXIS_VER 0x1 /* Board version at offset 1 */ 1440cde4b00SJon Loeliger #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ 1450cde4b00SJon Loeliger #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ 1460cde4b00SJon Loeliger #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch 1470cde4b00SJon Loeliger * register */ 1480cde4b00SJon Loeliger #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ 1490cde4b00SJon Loeliger #define PIXIS_VCTL 0x10 /* VELA Control Register */ 1500cde4b00SJon Loeliger #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ 1510cde4b00SJon Loeliger #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ 1520cde4b00SJon Loeliger #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ 1536bb5b412SKumar Gala #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */ 1546bb5b412SKumar Gala #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */ 1550cde4b00SJon Loeliger #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ 1560cde4b00SJon Loeliger #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ 1570cde4b00SJon Loeliger #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ 1580cde4b00SJon Loeliger #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ 1595a8a163aSAndy Fleming #define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/ 1615a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC1SER 0x2 1625a8a163aSAndy Fleming #define PIXIS_VSPEED2_TSEC3SER 0x1 1635a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC1SER 0x20 1645a8a163aSAndy Fleming #define PIXIS_VCFGEN1_TSEC3SER 0x40 165bff188baSLiu Yu #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER) 166bff188baSLiu Yu #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER) 1670cde4b00SJon Loeliger 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */ 170553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 1710cde4b00SJon Loeliger 17225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1740cde4b00SJon Loeliger 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 1770cde4b00SJon Loeliger 1780cde4b00SJon Loeliger /* Serial Port - controlled on board with jumper J8 1790cde4b00SJon Loeliger * open - index 2 1800cde4b00SJon Loeliger * shorted - index 1 1810cde4b00SJon Loeliger */ 1820cde4b00SJon Loeliger #define CONFIG_CONS_INDEX 1 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 1860cde4b00SJon Loeliger 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 1880cde4b00SJon Loeliger {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 1890cde4b00SJon Loeliger 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 1920cde4b00SJon Loeliger 1930cde4b00SJon Loeliger /* I2C */ 19400f792e0SHeiko Schocher #define CONFIG_SYS_I2C 19500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 19600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 19700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 1987f25fdc7SBenjamin Kamath #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 19900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2010cde4b00SJon Loeliger 2020cde4b00SJon Loeliger /* 2030cde4b00SJon Loeliger * General PCI 2040cde4b00SJon Loeliger * Memory space is mapped 1-1, but I/O space must start from 0. 2050cde4b00SJon Loeliger */ 2065af0fdd8SKumar Gala #define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */ 2085af0fdd8SKumar Gala #define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */ 2100cde4b00SJon Loeliger 2115af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000 21210795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000 2135af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 215aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 2165f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */ 2190cde4b00SJon Loeliger 2200cde4b00SJon Loeliger /* controller 2, Slot 1, tgtid 1, Base address 9000 */ 22164a1686aSKumar Gala #define CONFIG_SYS_PCIE2_NAME "Slot 1" 2225af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000 22310795f42SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000 2245af0fdd8SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 226aca5f018SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000 2275f91ef6aSKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 2300cde4b00SJon Loeliger 2310cde4b00SJon Loeliger /* controller 1, Slot 2,tgtid 2, Base address a000 */ 23264a1686aSKumar Gala #define CONFIG_SYS_PCIE1_NAME "Slot 2" 2335af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 23410795f42SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 2355af0fdd8SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 237aca5f018SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000 2385f91ef6aSKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 2410cde4b00SJon Loeliger 2420cde4b00SJon Loeliger /* controller 3, direct to uli, tgtid 3, Base address b000 */ 24364a1686aSKumar Gala #define CONFIG_SYS_PCIE3_NAME "ULI" 2445af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 24510795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000 2465af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */ 248aca5f018SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */ 2495f91ef6aSKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */ 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */ 2525af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000 25310795f42SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000 2545af0fdd8SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */ 2560cde4b00SJon Loeliger 2570cde4b00SJon Loeliger #if defined(CONFIG_PCI) 2580cde4b00SJon Loeliger 259630d9bfcSKumar Gala /*PCIE video card used*/ 260aca5f018SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT 261630d9bfcSKumar Gala 262630d9bfcSKumar Gala /*PCI video card used*/ 263aca5f018SKumar Gala /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/ 264630d9bfcSKumar Gala 265630d9bfcSKumar Gala /* video */ 266630d9bfcSKumar Gala 267630d9bfcSKumar Gala #if defined(CONFIG_VIDEO) 268630d9bfcSKumar Gala #define CONFIG_BIOSEMU 269630d9bfcSKumar Gala #define CONFIG_ATI_RADEON_FB 270630d9bfcSKumar Gala #define CONFIG_VIDEO_LOGO 2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 272630d9bfcSKumar Gala #endif 273630d9bfcSKumar Gala 2740cde4b00SJon Loeliger #undef CONFIG_EEPRO100 2750cde4b00SJon Loeliger #undef CONFIG_TULIP 2760cde4b00SJon Loeliger 2770cde4b00SJon Loeliger #ifndef CONFIG_PCI_PNP 2785f91ef6aSKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 2795f91ef6aSKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 2800cde4b00SJon Loeliger #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 2810cde4b00SJon Loeliger #endif 2820cde4b00SJon Loeliger 2830cde4b00SJon Loeliger #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2840cde4b00SJon Loeliger #define CONFIG_SCSI_AHCI 2850cde4b00SJon Loeliger 2860cde4b00SJon Loeliger #ifdef CONFIG_SCSI_AHCI 287344ca0b4SRob Herring #define CONFIG_LIBATA 2880cde4b00SJon Loeliger #define CONFIG_SATA_ULI5288 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_LUN 1 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 2930cde4b00SJon Loeliger #endif /* SCSCI */ 2940cde4b00SJon Loeliger 2950cde4b00SJon Loeliger #endif /* CONFIG_PCI */ 2960cde4b00SJon Loeliger 2970cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 2980cde4b00SJon Loeliger 2990cde4b00SJon Loeliger #define CONFIG_MII 1 /* MII PHY management */ 3000cde4b00SJon Loeliger #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 301255a3577SKim Phillips #define CONFIG_TSEC1 1 302255a3577SKim Phillips #define CONFIG_TSEC1_NAME "eTSEC1" 303255a3577SKim Phillips #define CONFIG_TSEC3 1 304255a3577SKim Phillips #define CONFIG_TSEC3_NAME "eTSEC3" 305837f1ba0SEd Swarthout 306bff188baSLiu Yu #define CONFIG_PIXIS_SGMII_CMD 307652f7c2eSAndy Fleming #define CONFIG_FSL_SGMII_RISER 1 308652f7c2eSAndy Fleming #define SGMII_RISER_PHY_OFFSET 0x1c 309652f7c2eSAndy Fleming 3100cde4b00SJon Loeliger #define TSEC1_PHY_ADDR 0 3110cde4b00SJon Loeliger #define TSEC3_PHY_ADDR 1 3120cde4b00SJon Loeliger 3133a79013eSAndy Fleming #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3143a79013eSAndy Fleming #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 3153a79013eSAndy Fleming 3160cde4b00SJon Loeliger #define TSEC1_PHYIDX 0 3170cde4b00SJon Loeliger #define TSEC3_PHYIDX 0 3180cde4b00SJon Loeliger 3190cde4b00SJon Loeliger #define CONFIG_ETHPRIME "eTSEC1" 3200cde4b00SJon Loeliger #endif /* CONFIG_TSEC_ENET */ 3210cde4b00SJon Loeliger 3220cde4b00SJon Loeliger /* 3230cde4b00SJon Loeliger * Environment 3240cde4b00SJon Loeliger */ 325*109f5a21SYork Sun #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */ 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_MONITOR_BASE > 0xfff80000 3270e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR 0xfff80000 3280cde4b00SJon Loeliger #else 329*109f5a21SYork Sun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 3300cde4b00SJon Loeliger #endif 3310e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3320cde4b00SJon Loeliger 3330cde4b00SJon Loeliger #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3350cde4b00SJon Loeliger 3362835e518SJon Loeliger /* 337659e2f67SJon Loeliger * BOOTP options 338659e2f67SJon Loeliger */ 339659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 340659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 341659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 342659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 343659e2f67SJon Loeliger 344659e2f67SJon Loeliger /* 34586a194b7SHongtao Jia * USB 34686a194b7SHongtao Jia */ 34786a194b7SHongtao Jia 3488850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD 34986a194b7SHongtao Jia #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 35086a194b7SHongtao Jia #define CONFIG_PCI_EHCI_DEVICE 0 35186a194b7SHongtao Jia #endif 3520cde4b00SJon Loeliger 3530cde4b00SJon Loeliger #undef CONFIG_WATCHDOG /* watchdog disabled */ 3540cde4b00SJon Loeliger 3550cde4b00SJon Loeliger /* 3560cde4b00SJon Loeliger * Miscellaneous configurable options 3570cde4b00SJon Loeliger */ 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 35950c03c8cSKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 3605be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3620cde4b00SJon Loeliger 3630cde4b00SJon Loeliger /* 3640cde4b00SJon Loeliger * For booting Linux, the board info and command line data 365a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 3660cde4b00SJon Loeliger * the maximum mapped by the Linux kernel during initialization. 3670cde4b00SJon Loeliger */ 368a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 369a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 3700cde4b00SJon Loeliger 3712835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 3720cde4b00SJon Loeliger #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 3730cde4b00SJon Loeliger #endif 3740cde4b00SJon Loeliger 3750cde4b00SJon Loeliger /* 3760cde4b00SJon Loeliger * Environment Configuration 3770cde4b00SJon Loeliger */ 3780cde4b00SJon Loeliger 3790cde4b00SJon Loeliger /* The mac addresses for all ethernet interface */ 3800cde4b00SJon Loeliger #if defined(CONFIG_TSEC_ENET) 381ea5877e3SKumar Gala #define CONFIG_HAS_ETH0 3820cde4b00SJon Loeliger #define CONFIG_HAS_ETH1 3830cde4b00SJon Loeliger #endif 3840cde4b00SJon Loeliger 3850cde4b00SJon Loeliger #define CONFIG_IPADDR 192.168.1.251 3860cde4b00SJon Loeliger 3870cde4b00SJon Loeliger #define CONFIG_HOSTNAME 8544ds_unknown 3888b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfs/mpc85xx" 389b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "8544ds/uImage.uboot" 390837f1ba0SEd Swarthout #define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */ 3910cde4b00SJon Loeliger 39250c03c8cSKumar Gala #define CONFIG_SERVERIP 192.168.1.1 39350c03c8cSKumar Gala #define CONFIG_GATEWAYIP 192.168.1.1 3940cde4b00SJon Loeliger #define CONFIG_NETMASK 255.255.0.0 3950cde4b00SJon Loeliger 3960cde4b00SJon Loeliger #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/ 3970cde4b00SJon Loeliger 3980cde4b00SJon Loeliger #define CONFIG_EXTRA_ENV_SETTINGS \ 3990cde4b00SJon Loeliger "netdev=eth0\0" \ 4005368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 401837f1ba0SEd Swarthout "tftpflash=tftpboot $loadaddr $uboot; " \ 4025368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 4035368c55dSMarek Vasut " +$filesize; " \ 4045368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 4055368c55dSMarek Vasut " +$filesize; " \ 4065368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 4075368c55dSMarek Vasut " $filesize; " \ 4085368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 4095368c55dSMarek Vasut " +$filesize; " \ 4105368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 4115368c55dSMarek Vasut " $filesize\0" \ 4120cde4b00SJon Loeliger "consoledev=ttyS0\0" \ 4130cde4b00SJon Loeliger "ramdiskaddr=2000000\0" \ 414837f1ba0SEd Swarthout "ramdiskfile=8544ds/ramdisk.uboot\0" \ 415b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 41650c03c8cSKumar Gala "fdtfile=8544ds/mpc8544ds.dtb\0" \ 41750c03c8cSKumar Gala "bdev=sda3\0" 4180cde4b00SJon Loeliger 4190cde4b00SJon Loeliger #define CONFIG_NFSBOOTCOMMAND \ 4200cde4b00SJon Loeliger "setenv bootargs root=/dev/nfs rw " \ 4210cde4b00SJon Loeliger "nfsroot=$serverip:$rootpath " \ 4220cde4b00SJon Loeliger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 4230cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 4240cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 42550c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 42650c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 4270cde4b00SJon Loeliger 4280cde4b00SJon Loeliger #define CONFIG_RAMBOOTCOMMAND \ 4290cde4b00SJon Loeliger "setenv bootargs root=/dev/ram rw " \ 4300cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 4310cde4b00SJon Loeliger "tftp $ramdiskaddr $ramdiskfile;" \ 4320cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 43350c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 43450c03c8cSKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 4350cde4b00SJon Loeliger 4360cde4b00SJon Loeliger #define CONFIG_BOOTCOMMAND \ 437837f1ba0SEd Swarthout "setenv bootargs root=/dev/$bdev rw " \ 4380cde4b00SJon Loeliger "console=$consoledev,$baudrate $othbootargs;" \ 4390cde4b00SJon Loeliger "tftp $loadaddr $bootfile;" \ 44050c03c8cSKumar Gala "tftp $fdtaddr $fdtfile;" \ 44150c03c8cSKumar Gala "bootm $loadaddr - $fdtaddr" 4420cde4b00SJon Loeliger 4430cde4b00SJon Loeliger #endif /* __CONFIG_H */ 444