xref: /rk3399_rockchip-uboot/include/configs/MPC8541CDS.h (revision bf1dfffd8c26f8ecdd630a0ae4c834e751e4e452)
103f5c550Swdenk /*
203f5c550Swdenk  * Copyright 2004 Freescale Semiconductor.
303f5c550Swdenk  *
403f5c550Swdenk  * See file CREDITS for list of people who contributed to this
503f5c550Swdenk  * project.
603f5c550Swdenk  *
703f5c550Swdenk  * This program is free software; you can redistribute it and/or
803f5c550Swdenk  * modify it under the terms of the GNU General Public License as
903f5c550Swdenk  * published by the Free Software Foundation; either version 2 of
1003f5c550Swdenk  * the License, or (at your option) any later version.
1103f5c550Swdenk  *
1203f5c550Swdenk  * This program is distributed in the hope that it will be useful,
1303f5c550Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1403f5c550Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1503f5c550Swdenk  * GNU General Public License for more details.
1603f5c550Swdenk  *
1703f5c550Swdenk  * You should have received a copy of the GNU General Public License
1803f5c550Swdenk  * along with this program; if not, write to the Free Software
1903f5c550Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2003f5c550Swdenk  * MA 02111-1307 USA
2103f5c550Swdenk  */
2203f5c550Swdenk 
2303f5c550Swdenk /*
2403f5c550Swdenk  * mpc8541cds board configuration file
2503f5c550Swdenk  *
2603f5c550Swdenk  * Please refer to doc/README.mpc85xxcds for more info.
2703f5c550Swdenk  *
2803f5c550Swdenk  */
2903f5c550Swdenk #ifndef __CONFIG_H
3003f5c550Swdenk #define __CONFIG_H
3103f5c550Swdenk 
3203f5c550Swdenk /* High Level Configuration Options */
3303f5c550Swdenk #define CONFIG_BOOKE		1	/* BOOKE */
3403f5c550Swdenk #define CONFIG_E500		1	/* BOOKE e500 family */
3503f5c550Swdenk #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41 */
369c4c5ae3SJon Loeliger #define CONFIG_CPM2		1	/* has CPM2 */
3703f5c550Swdenk #define CONFIG_MPC8541		1	/* MPC8541 specific */
3803f5c550Swdenk #define CONFIG_MPC8541CDS	1	/* MPC8541CDS board specific */
3903f5c550Swdenk 
4003f5c550Swdenk #define CONFIG_PCI
4103f5c550Swdenk #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
4203f5c550Swdenk #define CONFIG_ENV_OVERWRITE
4303f5c550Swdenk #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
4403f5c550Swdenk #define CONFIG_DDR_DLL			/* possible DLL fix needed */
45d9b94f28SJon Loeliger #undef CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
46d9b94f28SJon Loeliger 
47d9b94f28SJon Loeliger #define CONFIG_DDR_ECC			/* only for ECC DDR module */
48d9b94f28SJon Loeliger #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
49d9b94f28SJon Loeliger 
5003f5c550Swdenk 
5103f5c550Swdenk /*
5203f5c550Swdenk  * When initializing flash, if we cannot find the manufacturer ID,
5303f5c550Swdenk  * assume this is the AMD flash associated with the CDS board.
5403f5c550Swdenk  * This allows booting from a promjet.
5503f5c550Swdenk  */
5603f5c550Swdenk #define CONFIG_ASSUME_AMD_FLASH
5703f5c550Swdenk 
5803f5c550Swdenk #define MPC85xx_DDR_SDRAM_CLK_CNTL	/* 85xx has clock control reg */
5903f5c550Swdenk 
6003f5c550Swdenk #ifndef __ASSEMBLY__
6103f5c550Swdenk extern unsigned long get_clock_freq(void);
6203f5c550Swdenk #endif
6303f5c550Swdenk #define CONFIG_SYS_CLK_FREQ	get_clock_freq() /* sysclk for MPC85xx */
6403f5c550Swdenk 
6503f5c550Swdenk /*
6603f5c550Swdenk  * These can be toggled for performance analysis, otherwise use default.
6703f5c550Swdenk  */
6803f5c550Swdenk #define CONFIG_L2_CACHE		    	    /* toggle L2 cache 	*/
6903f5c550Swdenk #define CONFIG_BTB			    /* toggle branch predition */
7003f5c550Swdenk #define CONFIG_ADDR_STREAMING		    /* toggle addr streaming   */
7103f5c550Swdenk 
7203f5c550Swdenk #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
7303f5c550Swdenk 
7403f5c550Swdenk #undef	CFG_DRAM_TEST			/* memory test, takes time */
7503f5c550Swdenk #define CFG_MEMTEST_START	0x00200000	/* memtest works on */
7603f5c550Swdenk #define CFG_MEMTEST_END		0x00400000
7703f5c550Swdenk 
7803f5c550Swdenk /*
7903f5c550Swdenk  * Base addresses -- Note these are effective addresses where the
8003f5c550Swdenk  * actual resources get mapped (not physical addresses)
8103f5c550Swdenk  */
8203f5c550Swdenk #define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
8303f5c550Swdenk #define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
8403f5c550Swdenk #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
8503f5c550Swdenk 
8603f5c550Swdenk /*
8703f5c550Swdenk  * DDR Setup
8803f5c550Swdenk  */
8903f5c550Swdenk #define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
9003f5c550Swdenk #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
9103f5c550Swdenk 
9203f5c550Swdenk #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */
9303f5c550Swdenk 
9403f5c550Swdenk /*
9503f5c550Swdenk  * Make sure required options are set
9603f5c550Swdenk  */
9703f5c550Swdenk #ifndef CONFIG_SPD_EEPROM
9803f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
9903f5c550Swdenk #endif
10003f5c550Swdenk 
1017202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ
1027202d43dSJon Loeliger 
1037202d43dSJon Loeliger 
10403f5c550Swdenk /*
1057202d43dSJon Loeliger  * Local Bus Definitions
10603f5c550Swdenk  */
1077202d43dSJon Loeliger 
1087202d43dSJon Loeliger /*
1097202d43dSJon Loeliger  * FLASH on the Local Bus
1107202d43dSJon Loeliger  * Two banks, 8M each, using the CFI driver.
1117202d43dSJon Loeliger  * Boot from BR0/OR0 bank at 0xff00_0000
1127202d43dSJon Loeliger  * Alternate BR1/OR1 bank at 0xff80_0000
1137202d43dSJon Loeliger  *
1147202d43dSJon Loeliger  * BR0, BR1:
1157202d43dSJon Loeliger  *    Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
1167202d43dSJon Loeliger  *    Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
1177202d43dSJon Loeliger  *    Port Size = 16 bits = BRx[19:20] = 10
1187202d43dSJon Loeliger  *    Use GPCM = BRx[24:26] = 000
1197202d43dSJon Loeliger  *    Valid = BRx[31] = 1
1207202d43dSJon Loeliger  *
1217202d43dSJon Loeliger  * 0    4    8    12   16   20   24   28
1227202d43dSJon Loeliger  * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001    BR0
1237202d43dSJon Loeliger  * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001    BR1
1247202d43dSJon Loeliger  *
1257202d43dSJon Loeliger  * OR0, OR1:
1267202d43dSJon Loeliger  *    Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
1277202d43dSJon Loeliger  *    Reserved ORx[17:18] = 11, confusion here?
1287202d43dSJon Loeliger  *    CSNT = ORx[20] = 1
1297202d43dSJon Loeliger  *    ACS = half cycle delay = ORx[21:22] = 11
1307202d43dSJon Loeliger  *    SCY = 6 = ORx[24:27] = 0110
1317202d43dSJon Loeliger  *    TRLX = use relaxed timing = ORx[29] = 1
1327202d43dSJon Loeliger  *    EAD = use external address latch delay = OR[31] = 1
1337202d43dSJon Loeliger  *
1347202d43dSJon Loeliger  * 0    4    8    12   16   20   24   28
1357202d43dSJon Loeliger  * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65    ORx
1367202d43dSJon Loeliger  */
1377202d43dSJon Loeliger 
13803f5c550Swdenk #define CFG_FLASH_BASE		0xff000000	/* start of FLASH 8M */
13903f5c550Swdenk 
1407202d43dSJon Loeliger #define CFG_BR0_PRELIM		0xff801001
1417202d43dSJon Loeliger #define CFG_BR1_PRELIM		0xff001001
14203f5c550Swdenk 
1437202d43dSJon Loeliger #define	CFG_OR0_PRELIM		0xff806e65
1447202d43dSJon Loeliger #define	CFG_OR1_PRELIM		0xff806e65
14503f5c550Swdenk 
14603f5c550Swdenk #define CFG_FLASH_BANKS_LIST	{0xff800000, CFG_FLASH_BASE}
14703f5c550Swdenk #define CFG_MAX_FLASH_BANKS	2		/* number of banks */
14803f5c550Swdenk #define CFG_MAX_FLASH_SECT	128		/* sectors per device */
14903f5c550Swdenk #undef	CFG_FLASH_CHECKSUM
15003f5c550Swdenk #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
15103f5c550Swdenk #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
15203f5c550Swdenk 
15303f5c550Swdenk #define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
15403f5c550Swdenk 
15503f5c550Swdenk #define CFG_FLASH_CFI_DRIVER
15603f5c550Swdenk #define CFG_FLASH_CFI
15703f5c550Swdenk #define CFG_FLASH_EMPTY_INFO
15803f5c550Swdenk 
15903f5c550Swdenk 
16003f5c550Swdenk /*
1617202d43dSJon Loeliger  * SDRAM on the Local Bus
16203f5c550Swdenk  */
1637202d43dSJon Loeliger #define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
1647202d43dSJon Loeliger #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
16503f5c550Swdenk 
16603f5c550Swdenk /*
16703f5c550Swdenk  * Base Register 2 and Option Register 2 configure SDRAM.
16803f5c550Swdenk  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
16903f5c550Swdenk  *
17003f5c550Swdenk  * For BR2, need:
17103f5c550Swdenk  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
17203f5c550Swdenk  *    port-size = 32-bits = BR2[19:20] = 11
17303f5c550Swdenk  *    no parity checking = BR2[21:22] = 00
17403f5c550Swdenk  *    SDRAM for MSEL = BR2[24:26] = 011
17503f5c550Swdenk  *    Valid = BR[31] = 1
17603f5c550Swdenk  *
17703f5c550Swdenk  * 0    4    8    12   16   20   24   28
17803f5c550Swdenk  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
17903f5c550Swdenk  *
18003f5c550Swdenk  * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
18103f5c550Swdenk  * FIXME: the top 17 bits of BR2.
18203f5c550Swdenk  */
18303f5c550Swdenk 
18403f5c550Swdenk #define CFG_BR2_PRELIM          0xf0001861
18503f5c550Swdenk 
18603f5c550Swdenk /*
18703f5c550Swdenk  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
18803f5c550Swdenk  *
18903f5c550Swdenk  * For OR2, need:
19003f5c550Swdenk  *    64MB mask for AM, OR2[0:7] = 1111 1100
19103f5c550Swdenk  *		   XAM, OR2[17:18] = 11
19203f5c550Swdenk  *    9 columns OR2[19-21] = 010
19303f5c550Swdenk  *    13 rows   OR2[23-25] = 100
19403f5c550Swdenk  *    EAD set for extra time OR[31] = 1
19503f5c550Swdenk  *
19603f5c550Swdenk  * 0    4    8    12   16   20   24   28
19703f5c550Swdenk  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
19803f5c550Swdenk  */
19903f5c550Swdenk 
20003f5c550Swdenk #define CFG_OR2_PRELIM		0xfc006901
20103f5c550Swdenk 
20203f5c550Swdenk #define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
20303f5c550Swdenk #define CFG_LBC_LBCR		0x00000000    /* LB config reg */
20403f5c550Swdenk #define CFG_LBC_LSRT		0x20000000  /* LB sdram refresh timer */
20503f5c550Swdenk #define CFG_LBC_MRTPR		0x00000000  /* LB refresh timer prescal*/
20603f5c550Swdenk 
20703f5c550Swdenk /*
20803f5c550Swdenk  * LSDMR masks
20903f5c550Swdenk  */
21003f5c550Swdenk #define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
21103f5c550Swdenk #define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
21203f5c550Swdenk #define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
21303f5c550Swdenk #define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
21403f5c550Swdenk #define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
21503f5c550Swdenk #define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
21603f5c550Swdenk #define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
21703f5c550Swdenk #define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
21803f5c550Swdenk #define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
21903f5c550Swdenk #define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))
22003f5c550Swdenk 
22103f5c550Swdenk #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
22203f5c550Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
22303f5c550Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
22403f5c550Swdenk #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
22503f5c550Swdenk #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
22603f5c550Swdenk #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
22703f5c550Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
22803f5c550Swdenk #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
22903f5c550Swdenk 
23003f5c550Swdenk /*
23103f5c550Swdenk  * Common settings for all Local Bus SDRAM commands.
23203f5c550Swdenk  * At run time, either BSMA1516 (for CPU 1.1)
23303f5c550Swdenk  *                  or BSMA1617 (for CPU 1.0) (old)
23403f5c550Swdenk  * is OR'ed in too.
23503f5c550Swdenk  */
23603f5c550Swdenk #define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_RFCR16		\
23703f5c550Swdenk 				| CFG_LBC_LSDMR_PRETOACT7	\
23803f5c550Swdenk 				| CFG_LBC_LSDMR_ACTTORW7	\
23903f5c550Swdenk 				| CFG_LBC_LSDMR_BL8		\
24003f5c550Swdenk 				| CFG_LBC_LSDMR_WRC4		\
24103f5c550Swdenk 				| CFG_LBC_LSDMR_CL3		\
24203f5c550Swdenk 				| CFG_LBC_LSDMR_RFEN		\
24303f5c550Swdenk 				)
24403f5c550Swdenk 
24503f5c550Swdenk /*
24603f5c550Swdenk  * The CADMUS registers are connected to CS3 on CDS.
24703f5c550Swdenk  * The new memory map places CADMUS at 0xf8000000.
24803f5c550Swdenk  *
24903f5c550Swdenk  * For BR3, need:
25003f5c550Swdenk  *    Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
25103f5c550Swdenk  *    port-size = 8-bits  = BR[19:20] = 01
25203f5c550Swdenk  *    no parity checking  = BR[21:22] = 00
25303f5c550Swdenk  *    GPMC for MSEL       = BR[24:26] = 000
25403f5c550Swdenk  *    Valid               = BR[31]    = 1
25503f5c550Swdenk  *
25603f5c550Swdenk  * 0    4    8    12   16   20   24   28
25703f5c550Swdenk  * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
25803f5c550Swdenk  *
25903f5c550Swdenk  * For OR3, need:
26003f5c550Swdenk  *    1 MB mask for AM,   OR[0:16]  = 1111 1111 1111 0000 0
26103f5c550Swdenk  *    disable buffer ctrl OR[19]    = 0
26203f5c550Swdenk  *    CSNT                OR[20]    = 1
26303f5c550Swdenk  *    ACS                 OR[21:22] = 11
26403f5c550Swdenk  *    XACS                OR[23]    = 1
26503f5c550Swdenk  *    SCY 15 wait states  OR[24:27] = 1111	max is suboptimal but safe
26603f5c550Swdenk  *    SETA                OR[28]    = 0
26703f5c550Swdenk  *    TRLX                OR[29]    = 1
26803f5c550Swdenk  *    EHTR                OR[30]    = 1
26903f5c550Swdenk  *    EAD extra time      OR[31]    = 1
27003f5c550Swdenk  *
27103f5c550Swdenk  * 0    4    8    12   16   20   24   28
27203f5c550Swdenk  * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
27303f5c550Swdenk  */
27403f5c550Swdenk 
27503f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000
27603f5c550Swdenk #define CFG_BR3_PRELIM   0xf8000801
27703f5c550Swdenk #define CFG_OR3_PRELIM   0xfff00ff7
27803f5c550Swdenk 
27903f5c550Swdenk #define CONFIG_L1_INIT_RAM
28003f5c550Swdenk #define CFG_INIT_RAM_LOCK 	1
28103f5c550Swdenk #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
28203f5c550Swdenk #define CFG_INIT_RAM_END    	0x4000	    /* End of used area in RAM */
28303f5c550Swdenk 
28403f5c550Swdenk #define CFG_GBL_DATA_SIZE  	128	    /* num bytes initial data */
28503f5c550Swdenk #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
28603f5c550Swdenk #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
28703f5c550Swdenk 
288a1191902Swdenk #define CFG_MONITOR_LEN	    	(256 * 1024) /* Reserve 256 kB for Mon */
28903f5c550Swdenk #define CFG_MALLOC_LEN	    	(128 * 1024)	/* Reserved for malloc */
29003f5c550Swdenk 
29103f5c550Swdenk /* Serial Port */
29203f5c550Swdenk #define CONFIG_CONS_INDEX     2
29303f5c550Swdenk #undef	CONFIG_SERIAL_SOFTWARE_FIFO
29403f5c550Swdenk #define CFG_NS16550
29503f5c550Swdenk #define CFG_NS16550_SERIAL
29603f5c550Swdenk #define CFG_NS16550_REG_SIZE    1
29703f5c550Swdenk #define CFG_NS16550_CLK		get_bus_freq(0)
29803f5c550Swdenk 
29903f5c550Swdenk #define CFG_BAUDRATE_TABLE  \
30003f5c550Swdenk 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
30103f5c550Swdenk 
30203f5c550Swdenk #define CFG_NS16550_COM1        (CFG_CCSRBAR+0x4500)
30303f5c550Swdenk #define CFG_NS16550_COM2        (CFG_CCSRBAR+0x4600)
30403f5c550Swdenk 
30503f5c550Swdenk /* Use the HUSH parser */
30603f5c550Swdenk #define CFG_HUSH_PARSER
30703f5c550Swdenk #ifdef  CFG_HUSH_PARSER
30803f5c550Swdenk #define CFG_PROMPT_HUSH_PS2 "> "
30903f5c550Swdenk #endif
31003f5c550Swdenk 
3110e16387dSMatthew McClintock /* pass open firmware flat tree */
3120e16387dSMatthew McClintock #define CONFIG_OF_FLAT_TREE	1
3130e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP	1
3140e16387dSMatthew McClintock 
3150e16387dSMatthew McClintock /* maximum size of the flat tree (8K) */
3160e16387dSMatthew McClintock #define OF_FLAT_TREE_MAX_SIZE	8192
3170e16387dSMatthew McClintock 
3180e16387dSMatthew McClintock #define OF_CPU			"PowerPC,8541@0"
3190e16387dSMatthew McClintock #define OF_SOC			"soc8541@e0000000"
3200e16387dSMatthew McClintock #define OF_TBCLK		(bd->bi_busfreq / 8)
321*bf1dfffdSMatthew McClintock #define OF_STDOUT_PATH		"/soc8541@e0000000/serial@4600"
3220e16387dSMatthew McClintock 
32303f5c550Swdenk /* I2C */
32403f5c550Swdenk #define CONFIG_HARD_I2C			/* I2C with hardware support */
32503f5c550Swdenk #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
32603f5c550Swdenk #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
32703f5c550Swdenk #define CFG_I2C_EEPROM_ADDR	0x57
32803f5c550Swdenk #define CFG_I2C_SLAVE		0x7F
32903f5c550Swdenk #define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */
33003f5c550Swdenk 
33103f5c550Swdenk /*
33203f5c550Swdenk  * General PCI
33303f5c550Swdenk  * Addresses are mapped 1-1.
33403f5c550Swdenk  */
33503f5c550Swdenk #define CFG_PCI1_MEM_BASE	0x80000000
33603f5c550Swdenk #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
33703f5c550Swdenk #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
338*bf1dfffdSMatthew McClintock #define CFG_PCI1_IO_BASE	0x00000000
339*bf1dfffdSMatthew McClintock #define CFG_PCI1_IO_PHYS	0xe2000000
340*bf1dfffdSMatthew McClintock #define CFG_PCI1_IO_SIZE	0x100000	/* 1M */
34103f5c550Swdenk 
34203f5c550Swdenk #define CFG_PCI2_MEM_BASE	0xa0000000
34303f5c550Swdenk #define CFG_PCI2_MEM_PHYS	CFG_PCI2_MEM_BASE
34403f5c550Swdenk #define CFG_PCI2_MEM_SIZE	0x20000000	/* 512M */
345*bf1dfffdSMatthew McClintock #define CFG_PCI2_IO_BASE	0x00000000
346*bf1dfffdSMatthew McClintock #define CFG_PCI2_IO_PHYS	0xe2100000
347*bf1dfffdSMatthew McClintock #define CFG_PCI2_IO_SIZE	0x100000	/* 1M */
34803f5c550Swdenk 
34903f5c550Swdenk 
35003f5c550Swdenk #if defined(CONFIG_PCI)
35103f5c550Swdenk 
352*bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2
35303f5c550Swdenk #define CONFIG_NET_MULTI
35403f5c550Swdenk #define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
35503f5c550Swdenk 
35603f5c550Swdenk #undef CONFIG_EEPRO100
35703f5c550Swdenk #undef CONFIG_TULIP
35803f5c550Swdenk 
35903f5c550Swdenk #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
36003f5c550Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
36103f5c550Swdenk 
36203f5c550Swdenk #endif	/* CONFIG_PCI */
36303f5c550Swdenk 
36403f5c550Swdenk 
36503f5c550Swdenk #if defined(CONFIG_TSEC_ENET)
36603f5c550Swdenk 
36703f5c550Swdenk #ifndef CONFIG_NET_MULTI
36803f5c550Swdenk #define CONFIG_NET_MULTI 	1
36903f5c550Swdenk #endif
37003f5c550Swdenk 
37103f5c550Swdenk #define CONFIG_MII		1	/* MII PHY management */
37203f5c550Swdenk #define CONFIG_MPC85XX_TSEC1	1
373d9b94f28SJon Loeliger #define CONFIG_MPC85XX_TSEC1_NAME	"TSEC0"
37403f5c550Swdenk #define CONFIG_MPC85XX_TSEC2	1
375d9b94f28SJon Loeliger #define CONFIG_MPC85XX_TSEC2_NAME	"TSEC1"
37603f5c550Swdenk #undef CONFIG_MPC85XX_FEC
37703f5c550Swdenk #define TSEC1_PHY_ADDR		0
37803f5c550Swdenk #define TSEC2_PHY_ADDR		1
37903f5c550Swdenk #define FEC_PHY_ADDR		3
38003f5c550Swdenk #define TSEC1_PHYIDX		0
38103f5c550Swdenk #define TSEC2_PHYIDX		0
38203f5c550Swdenk #define FEC_PHYIDX		0
383d9b94f28SJon Loeliger 
384d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */
385d9b94f28SJon Loeliger #define CONFIG_ETHPRIME		"TSEC0"
38603f5c550Swdenk 
38703f5c550Swdenk #endif	/* CONFIG_TSEC_ENET */
38803f5c550Swdenk 
38903f5c550Swdenk /*
39003f5c550Swdenk  * Environment
39103f5c550Swdenk  */
39203f5c550Swdenk #define CFG_ENV_IS_IN_FLASH	1
39303f5c550Swdenk #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
39403f5c550Swdenk #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
39503f5c550Swdenk #define CFG_ENV_SIZE		0x2000
39603f5c550Swdenk 
39703f5c550Swdenk #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
39803f5c550Swdenk #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
39903f5c550Swdenk 
40003f5c550Swdenk #if defined(CONFIG_PCI)
40103f5c550Swdenk #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL \
40203f5c550Swdenk 				| CFG_CMD_PCI \
40303f5c550Swdenk 				| CFG_CMD_PING \
40403f5c550Swdenk 				| CFG_CMD_I2C \
40503f5c550Swdenk 				| CFG_CMD_MII)
40603f5c550Swdenk #else
40703f5c550Swdenk #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL \
40803f5c550Swdenk 				| CFG_CMD_PING \
40903f5c550Swdenk 				| CFG_CMD_I2C \
41003f5c550Swdenk 				| CFG_CMD_MII)
41103f5c550Swdenk #endif
41203f5c550Swdenk #include <cmd_confdefs.h>
41303f5c550Swdenk 
41403f5c550Swdenk #undef CONFIG_WATCHDOG			/* watchdog disabled */
41503f5c550Swdenk 
41603f5c550Swdenk /*
41703f5c550Swdenk  * Miscellaneous configurable options
41803f5c550Swdenk  */
41903f5c550Swdenk #define CFG_LONGHELP			/* undef to save memory	*/
42003f5c550Swdenk #define CFG_LOAD_ADDR	0x2000000	/* default load address */
42103f5c550Swdenk #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
42203f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42303f5c550Swdenk #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
42403f5c550Swdenk #else
42503f5c550Swdenk #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
42603f5c550Swdenk #endif
42703f5c550Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
42803f5c550Swdenk #define CFG_MAXARGS	16		/* max number of command args */
42903f5c550Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
43003f5c550Swdenk #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
43103f5c550Swdenk 
43203f5c550Swdenk /*
43303f5c550Swdenk  * For booting Linux, the board info and command line data
43403f5c550Swdenk  * have to be in the first 8 MB of memory, since this is
43503f5c550Swdenk  * the maximum mapped by the Linux kernel during initialization.
43603f5c550Swdenk  */
43703f5c550Swdenk #define CFG_BOOTMAPSZ	(8 << 20) 	/* Initial Memory map for Linux*/
43803f5c550Swdenk 
43903f5c550Swdenk /* Cache Configuration */
44003f5c550Swdenk #define CFG_DCACHE_SIZE	32768
44103f5c550Swdenk #define CFG_CACHELINE_SIZE	32
44203f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
44303f5c550Swdenk #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
44403f5c550Swdenk #endif
44503f5c550Swdenk 
44603f5c550Swdenk /*
44703f5c550Swdenk  * Internal Definitions
44803f5c550Swdenk  *
44903f5c550Swdenk  * Boot Flags
45003f5c550Swdenk  */
45103f5c550Swdenk #define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
45203f5c550Swdenk #define BOOTFLAG_WARM	0x02		/* Software reboot */
45303f5c550Swdenk 
45403f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
45503f5c550Swdenk #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
45603f5c550Swdenk #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
45703f5c550Swdenk #endif
45803f5c550Swdenk 
45903f5c550Swdenk /*
46003f5c550Swdenk  * Environment Configuration
46103f5c550Swdenk  */
46203f5c550Swdenk 
46303f5c550Swdenk /* The mac addresses for all ethernet interface */
46403f5c550Swdenk #if defined(CONFIG_TSEC_ENET)
46503f5c550Swdenk #define CONFIG_ETHADDR   00:E0:0C:00:00:FD
466e2ffd59bSwdenk #define CONFIG_HAS_ETH1
46703f5c550Swdenk #define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
468e2ffd59bSwdenk #define CONFIG_HAS_ETH2
46903f5c550Swdenk #define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
47003f5c550Swdenk #endif
47103f5c550Swdenk 
47203f5c550Swdenk #define CONFIG_IPADDR    192.168.1.253
47303f5c550Swdenk 
47403f5c550Swdenk #define CONFIG_HOSTNAME  unknown
47503f5c550Swdenk #define CONFIG_ROOTPATH  /nfsroot
47603f5c550Swdenk #define CONFIG_BOOTFILE  your.uImage
47703f5c550Swdenk 
47803f5c550Swdenk #define CONFIG_SERVERIP  192.168.1.1
47903f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1
48003f5c550Swdenk #define CONFIG_NETMASK   255.255.255.0
48103f5c550Swdenk 
48203f5c550Swdenk #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
48303f5c550Swdenk 
48403f5c550Swdenk #define CONFIG_BOOTDELAY 10       /* -1 disables auto-boot */
48503f5c550Swdenk #undef  CONFIG_BOOTARGS           /* the boot command will set bootargs*/
48603f5c550Swdenk 
48703f5c550Swdenk #define CONFIG_BAUDRATE	115200
48803f5c550Swdenk 
48903f5c550Swdenk #define	CONFIG_EXTRA_ENV_SETTINGS				        \
49003f5c550Swdenk    "netdev=eth0\0"                                                      \
49103f5c550Swdenk    "consoledev=ttyS1\0"                                                 \
49203f5c550Swdenk    "ramdiskaddr=400000\0"                                               \
49303f5c550Swdenk    "ramdiskfile=your.ramdisk.u-boot\0"
49403f5c550Swdenk 
49503f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND	                                        \
49603f5c550Swdenk    "setenv bootargs root=/dev/nfs rw "                                  \
49703f5c550Swdenk       "nfsroot=$serverip:$rootpath "                                    \
49803f5c550Swdenk       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
49903f5c550Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
50003f5c550Swdenk    "tftp $loadaddr $bootfile;"                                          \
50103f5c550Swdenk    "bootm $loadaddr"
50203f5c550Swdenk 
50303f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \
50403f5c550Swdenk    "setenv bootargs root=/dev/ram rw "                                  \
50503f5c550Swdenk       "console=$consoledev,$baudrate $othbootargs;"                     \
50603f5c550Swdenk    "tftp $ramdiskaddr $ramdiskfile;"                                    \
50703f5c550Swdenk    "tftp $loadaddr $bootfile;"                                          \
50803f5c550Swdenk    "bootm $loadaddr $ramdiskaddr"
50903f5c550Swdenk 
51003f5c550Swdenk #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
51103f5c550Swdenk 
51203f5c550Swdenk #endif	/* __CONFIG_H */
513