103f5c550Swdenk /* 203f5c550Swdenk * Copyright 2004 Freescale Semiconductor. 303f5c550Swdenk * 403f5c550Swdenk * See file CREDITS for list of people who contributed to this 503f5c550Swdenk * project. 603f5c550Swdenk * 703f5c550Swdenk * This program is free software; you can redistribute it and/or 803f5c550Swdenk * modify it under the terms of the GNU General Public License as 903f5c550Swdenk * published by the Free Software Foundation; either version 2 of 1003f5c550Swdenk * the License, or (at your option) any later version. 1103f5c550Swdenk * 1203f5c550Swdenk * This program is distributed in the hope that it will be useful, 1303f5c550Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1403f5c550Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1503f5c550Swdenk * GNU General Public License for more details. 1603f5c550Swdenk * 1703f5c550Swdenk * You should have received a copy of the GNU General Public License 1803f5c550Swdenk * along with this program; if not, write to the Free Software 1903f5c550Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2003f5c550Swdenk * MA 02111-1307 USA 2103f5c550Swdenk */ 2203f5c550Swdenk 2303f5c550Swdenk /* 2403f5c550Swdenk * mpc8541cds board configuration file 2503f5c550Swdenk * 2603f5c550Swdenk * Please refer to doc/README.mpc85xxcds for more info. 2703f5c550Swdenk * 2803f5c550Swdenk */ 2903f5c550Swdenk #ifndef __CONFIG_H 3003f5c550Swdenk #define __CONFIG_H 3103f5c550Swdenk 3203f5c550Swdenk /* High Level Configuration Options */ 3303f5c550Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 3403f5c550Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 3503f5c550Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 369c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 3703f5c550Swdenk #define CONFIG_MPC8541 1 /* MPC8541 specific */ 3803f5c550Swdenk #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */ 3903f5c550Swdenk 4003f5c550Swdenk #define CONFIG_PCI 4103f5c550Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 4203f5c550Swdenk #define CONFIG_ENV_OVERWRITE 4303f5c550Swdenk #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 4403f5c550Swdenk #define CONFIG_DDR_ECC /* only for ECC DDR module */ 4503f5c550Swdenk #define CONFIG_DDR_DLL /* possible DLL fix needed */ 4603f5c550Swdenk #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ 4703f5c550Swdenk 4803f5c550Swdenk /* 4903f5c550Swdenk * When initializing flash, if we cannot find the manufacturer ID, 5003f5c550Swdenk * assume this is the AMD flash associated with the CDS board. 5103f5c550Swdenk * This allows booting from a promjet. 5203f5c550Swdenk */ 5303f5c550Swdenk #define CONFIG_ASSUME_AMD_FLASH 5403f5c550Swdenk 5503f5c550Swdenk #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */ 5603f5c550Swdenk 5703f5c550Swdenk #ifndef __ASSEMBLY__ 5803f5c550Swdenk extern unsigned long get_clock_freq(void); 5903f5c550Swdenk #endif 6003f5c550Swdenk #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 6103f5c550Swdenk 6203f5c550Swdenk /* 6303f5c550Swdenk * These can be toggled for performance analysis, otherwise use default. 6403f5c550Swdenk */ 6503f5c550Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 6603f5c550Swdenk #define CONFIG_BTB /* toggle branch predition */ 6703f5c550Swdenk #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 6803f5c550Swdenk 6903f5c550Swdenk #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 7003f5c550Swdenk 7103f5c550Swdenk #undef CFG_DRAM_TEST /* memory test, takes time */ 7203f5c550Swdenk #define CFG_MEMTEST_START 0x00200000 /* memtest works on */ 7303f5c550Swdenk #define CFG_MEMTEST_END 0x00400000 7403f5c550Swdenk 7503f5c550Swdenk /* 7603f5c550Swdenk * Base addresses -- Note these are effective addresses where the 7703f5c550Swdenk * actual resources get mapped (not physical addresses) 7803f5c550Swdenk */ 7903f5c550Swdenk #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 8003f5c550Swdenk #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 8103f5c550Swdenk #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ 8203f5c550Swdenk 8303f5c550Swdenk /* 8403f5c550Swdenk * DDR Setup 8503f5c550Swdenk */ 8603f5c550Swdenk #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 8703f5c550Swdenk #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE 8803f5c550Swdenk 8903f5c550Swdenk #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 9003f5c550Swdenk 9103f5c550Swdenk /* 9203f5c550Swdenk * Make sure required options are set 9303f5c550Swdenk */ 9403f5c550Swdenk #ifndef CONFIG_SPD_EEPROM 9503f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 9603f5c550Swdenk #endif 9703f5c550Swdenk 98*7202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 99*7202d43dSJon Loeliger 100*7202d43dSJon Loeliger 10103f5c550Swdenk /* 102*7202d43dSJon Loeliger * Local Bus Definitions 10303f5c550Swdenk */ 104*7202d43dSJon Loeliger 105*7202d43dSJon Loeliger /* 106*7202d43dSJon Loeliger * FLASH on the Local Bus 107*7202d43dSJon Loeliger * Two banks, 8M each, using the CFI driver. 108*7202d43dSJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 109*7202d43dSJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 110*7202d43dSJon Loeliger * 111*7202d43dSJon Loeliger * BR0, BR1: 112*7202d43dSJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 113*7202d43dSJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 114*7202d43dSJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 115*7202d43dSJon Loeliger * Use GPCM = BRx[24:26] = 000 116*7202d43dSJon Loeliger * Valid = BRx[31] = 1 117*7202d43dSJon Loeliger * 118*7202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 119*7202d43dSJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 120*7202d43dSJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 121*7202d43dSJon Loeliger * 122*7202d43dSJon Loeliger * OR0, OR1: 123*7202d43dSJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 124*7202d43dSJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 125*7202d43dSJon Loeliger * CSNT = ORx[20] = 1 126*7202d43dSJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 127*7202d43dSJon Loeliger * SCY = 6 = ORx[24:27] = 0110 128*7202d43dSJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 129*7202d43dSJon Loeliger * EAD = use external address latch delay = OR[31] = 1 130*7202d43dSJon Loeliger * 131*7202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 132*7202d43dSJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 133*7202d43dSJon Loeliger */ 134*7202d43dSJon Loeliger 13503f5c550Swdenk #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 13603f5c550Swdenk 137*7202d43dSJon Loeliger #define CFG_BR0_PRELIM 0xff801001 138*7202d43dSJon Loeliger #define CFG_BR1_PRELIM 0xff001001 13903f5c550Swdenk 140*7202d43dSJon Loeliger #define CFG_OR0_PRELIM 0xff806e65 141*7202d43dSJon Loeliger #define CFG_OR1_PRELIM 0xff806e65 14203f5c550Swdenk 14303f5c550Swdenk #define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE} 14403f5c550Swdenk #define CFG_MAX_FLASH_BANKS 2 /* number of banks */ 14503f5c550Swdenk #define CFG_MAX_FLASH_SECT 128 /* sectors per device */ 14603f5c550Swdenk #undef CFG_FLASH_CHECKSUM 14703f5c550Swdenk #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 14803f5c550Swdenk #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 14903f5c550Swdenk 15003f5c550Swdenk #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 15103f5c550Swdenk 15203f5c550Swdenk #define CFG_FLASH_CFI_DRIVER 15303f5c550Swdenk #define CFG_FLASH_CFI 15403f5c550Swdenk #define CFG_FLASH_EMPTY_INFO 15503f5c550Swdenk 15603f5c550Swdenk 15703f5c550Swdenk /* 158*7202d43dSJon Loeliger * SDRAM on the Local Bus 15903f5c550Swdenk */ 160*7202d43dSJon Loeliger #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 161*7202d43dSJon Loeliger #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 16203f5c550Swdenk 16303f5c550Swdenk /* 16403f5c550Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 16503f5c550Swdenk * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 16603f5c550Swdenk * 16703f5c550Swdenk * For BR2, need: 16803f5c550Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 16903f5c550Swdenk * port-size = 32-bits = BR2[19:20] = 11 17003f5c550Swdenk * no parity checking = BR2[21:22] = 00 17103f5c550Swdenk * SDRAM for MSEL = BR2[24:26] = 011 17203f5c550Swdenk * Valid = BR[31] = 1 17303f5c550Swdenk * 17403f5c550Swdenk * 0 4 8 12 16 20 24 28 17503f5c550Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 17603f5c550Swdenk * 17703f5c550Swdenk * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 17803f5c550Swdenk * FIXME: the top 17 bits of BR2. 17903f5c550Swdenk */ 18003f5c550Swdenk 18103f5c550Swdenk #define CFG_BR2_PRELIM 0xf0001861 18203f5c550Swdenk 18303f5c550Swdenk /* 18403f5c550Swdenk * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 18503f5c550Swdenk * 18603f5c550Swdenk * For OR2, need: 18703f5c550Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 18803f5c550Swdenk * XAM, OR2[17:18] = 11 18903f5c550Swdenk * 9 columns OR2[19-21] = 010 19003f5c550Swdenk * 13 rows OR2[23-25] = 100 19103f5c550Swdenk * EAD set for extra time OR[31] = 1 19203f5c550Swdenk * 19303f5c550Swdenk * 0 4 8 12 16 20 24 28 19403f5c550Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 19503f5c550Swdenk */ 19603f5c550Swdenk 19703f5c550Swdenk #define CFG_OR2_PRELIM 0xfc006901 19803f5c550Swdenk 19903f5c550Swdenk #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 20003f5c550Swdenk #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ 20103f5c550Swdenk #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 20203f5c550Swdenk #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 20303f5c550Swdenk 20403f5c550Swdenk /* 20503f5c550Swdenk * LSDMR masks 20603f5c550Swdenk */ 20703f5c550Swdenk #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 20803f5c550Swdenk #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 20903f5c550Swdenk #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 21003f5c550Swdenk #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 21103f5c550Swdenk #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 21203f5c550Swdenk #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 21303f5c550Swdenk #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 21403f5c550Swdenk #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 21503f5c550Swdenk #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 21603f5c550Swdenk #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 21703f5c550Swdenk 21803f5c550Swdenk #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 21903f5c550Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 22003f5c550Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 22103f5c550Swdenk #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 22203f5c550Swdenk #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 22303f5c550Swdenk #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 22403f5c550Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 22503f5c550Swdenk #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 22603f5c550Swdenk 22703f5c550Swdenk /* 22803f5c550Swdenk * Common settings for all Local Bus SDRAM commands. 22903f5c550Swdenk * At run time, either BSMA1516 (for CPU 1.1) 23003f5c550Swdenk * or BSMA1617 (for CPU 1.0) (old) 23103f5c550Swdenk * is OR'ed in too. 23203f5c550Swdenk */ 23303f5c550Swdenk #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \ 23403f5c550Swdenk | CFG_LBC_LSDMR_PRETOACT7 \ 23503f5c550Swdenk | CFG_LBC_LSDMR_ACTTORW7 \ 23603f5c550Swdenk | CFG_LBC_LSDMR_BL8 \ 23703f5c550Swdenk | CFG_LBC_LSDMR_WRC4 \ 23803f5c550Swdenk | CFG_LBC_LSDMR_CL3 \ 23903f5c550Swdenk | CFG_LBC_LSDMR_RFEN \ 24003f5c550Swdenk ) 24103f5c550Swdenk 24203f5c550Swdenk /* 24303f5c550Swdenk * The CADMUS registers are connected to CS3 on CDS. 24403f5c550Swdenk * The new memory map places CADMUS at 0xf8000000. 24503f5c550Swdenk * 24603f5c550Swdenk * For BR3, need: 24703f5c550Swdenk * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 24803f5c550Swdenk * port-size = 8-bits = BR[19:20] = 01 24903f5c550Swdenk * no parity checking = BR[21:22] = 00 25003f5c550Swdenk * GPMC for MSEL = BR[24:26] = 000 25103f5c550Swdenk * Valid = BR[31] = 1 25203f5c550Swdenk * 25303f5c550Swdenk * 0 4 8 12 16 20 24 28 25403f5c550Swdenk * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 25503f5c550Swdenk * 25603f5c550Swdenk * For OR3, need: 25703f5c550Swdenk * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 25803f5c550Swdenk * disable buffer ctrl OR[19] = 0 25903f5c550Swdenk * CSNT OR[20] = 1 26003f5c550Swdenk * ACS OR[21:22] = 11 26103f5c550Swdenk * XACS OR[23] = 1 26203f5c550Swdenk * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 26303f5c550Swdenk * SETA OR[28] = 0 26403f5c550Swdenk * TRLX OR[29] = 1 26503f5c550Swdenk * EHTR OR[30] = 1 26603f5c550Swdenk * EAD extra time OR[31] = 1 26703f5c550Swdenk * 26803f5c550Swdenk * 0 4 8 12 16 20 24 28 26903f5c550Swdenk * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 27003f5c550Swdenk */ 27103f5c550Swdenk 27203f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000 27303f5c550Swdenk #define CFG_BR3_PRELIM 0xf8000801 27403f5c550Swdenk #define CFG_OR3_PRELIM 0xfff00ff7 27503f5c550Swdenk 27603f5c550Swdenk #define CONFIG_L1_INIT_RAM 27703f5c550Swdenk #define CFG_INIT_RAM_LOCK 1 27803f5c550Swdenk #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 27903f5c550Swdenk #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ 28003f5c550Swdenk 28103f5c550Swdenk #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ 28203f5c550Swdenk #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 28303f5c550Swdenk #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 28403f5c550Swdenk 285a1191902Swdenk #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 28603f5c550Swdenk #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 28703f5c550Swdenk 28803f5c550Swdenk /* Serial Port */ 28903f5c550Swdenk #define CONFIG_CONS_INDEX 2 29003f5c550Swdenk #undef CONFIG_SERIAL_SOFTWARE_FIFO 29103f5c550Swdenk #define CFG_NS16550 29203f5c550Swdenk #define CFG_NS16550_SERIAL 29303f5c550Swdenk #define CFG_NS16550_REG_SIZE 1 29403f5c550Swdenk #define CFG_NS16550_CLK get_bus_freq(0) 29503f5c550Swdenk 29603f5c550Swdenk #define CFG_BAUDRATE_TABLE \ 29703f5c550Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 29803f5c550Swdenk 29903f5c550Swdenk #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500) 30003f5c550Swdenk #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600) 30103f5c550Swdenk 30203f5c550Swdenk /* Use the HUSH parser */ 30303f5c550Swdenk #define CFG_HUSH_PARSER 30403f5c550Swdenk #ifdef CFG_HUSH_PARSER 30503f5c550Swdenk #define CFG_PROMPT_HUSH_PS2 "> " 30603f5c550Swdenk #endif 30703f5c550Swdenk 30803f5c550Swdenk /* I2C */ 30903f5c550Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support */ 31003f5c550Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 31103f5c550Swdenk #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 31203f5c550Swdenk #define CFG_I2C_EEPROM_ADDR 0x57 31303f5c550Swdenk #define CFG_I2C_SLAVE 0x7F 31403f5c550Swdenk #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 31503f5c550Swdenk 31603f5c550Swdenk /* 31703f5c550Swdenk * General PCI 31803f5c550Swdenk * Addresses are mapped 1-1. 31903f5c550Swdenk */ 32003f5c550Swdenk #define CFG_PCI1_MEM_BASE 0x80000000 32103f5c550Swdenk #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 32203f5c550Swdenk #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 32303f5c550Swdenk #define CFG_PCI1_IO_BASE 0xe2000000 32403f5c550Swdenk #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE 32503f5c550Swdenk #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 32603f5c550Swdenk 32703f5c550Swdenk #define CFG_PCI2_MEM_BASE 0xa0000000 32803f5c550Swdenk #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 32903f5c550Swdenk #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */ 33003f5c550Swdenk #define CFG_PCI2_IO_BASE 0xe3000000 33103f5c550Swdenk #define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE 33203f5c550Swdenk #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */ 33303f5c550Swdenk 33403f5c550Swdenk 33503f5c550Swdenk #if defined(CONFIG_PCI) 33603f5c550Swdenk 33703f5c550Swdenk #define CONFIG_NET_MULTI 33803f5c550Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 33903f5c550Swdenk 34003f5c550Swdenk #undef CONFIG_EEPRO100 34103f5c550Swdenk #undef CONFIG_TULIP 34203f5c550Swdenk 34303f5c550Swdenk #if !defined(CONFIG_PCI_PNP) 34403f5c550Swdenk #define PCI_ENET0_IOADDR 0xe0000000 34503f5c550Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 34603f5c550Swdenk #define PCI_IDSEL_NUMBER 0x0c /*slot0->3(IDSEL)=12->15*/ 34703f5c550Swdenk #endif 34803f5c550Swdenk 34903f5c550Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 35003f5c550Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 35103f5c550Swdenk 35203f5c550Swdenk #endif /* CONFIG_PCI */ 35303f5c550Swdenk 35403f5c550Swdenk 35503f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 35603f5c550Swdenk 35703f5c550Swdenk #ifndef CONFIG_NET_MULTI 35803f5c550Swdenk #define CONFIG_NET_MULTI 1 35903f5c550Swdenk #endif 36003f5c550Swdenk 36103f5c550Swdenk #define CONFIG_MII 1 /* MII PHY management */ 36203f5c550Swdenk #define CONFIG_MPC85XX_TSEC1 1 36303f5c550Swdenk #define CONFIG_MPC85XX_TSEC2 1 36403f5c550Swdenk #undef CONFIG_MPC85XX_FEC 36503f5c550Swdenk #define TSEC1_PHY_ADDR 0 36603f5c550Swdenk #define TSEC2_PHY_ADDR 1 36703f5c550Swdenk #define FEC_PHY_ADDR 3 36803f5c550Swdenk #define TSEC1_PHYIDX 0 36903f5c550Swdenk #define TSEC2_PHYIDX 0 37003f5c550Swdenk #define FEC_PHYIDX 0 37103f5c550Swdenk #define CONFIG_ETHPRIME "MOTO ENET0" 37203f5c550Swdenk 37303f5c550Swdenk #endif /* CONFIG_TSEC_ENET */ 37403f5c550Swdenk 37503f5c550Swdenk /* 37603f5c550Swdenk * Environment 37703f5c550Swdenk */ 37803f5c550Swdenk #define CFG_ENV_IS_IN_FLASH 1 37903f5c550Swdenk #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 38003f5c550Swdenk #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 38103f5c550Swdenk #define CFG_ENV_SIZE 0x2000 38203f5c550Swdenk 38303f5c550Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 38403f5c550Swdenk #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 38503f5c550Swdenk 38603f5c550Swdenk #if defined(CONFIG_PCI) 38703f5c550Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 38803f5c550Swdenk | CFG_CMD_PCI \ 38903f5c550Swdenk | CFG_CMD_PING \ 39003f5c550Swdenk | CFG_CMD_I2C \ 39103f5c550Swdenk | CFG_CMD_MII) 39203f5c550Swdenk #else 39303f5c550Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 39403f5c550Swdenk | CFG_CMD_PING \ 39503f5c550Swdenk | CFG_CMD_I2C \ 39603f5c550Swdenk | CFG_CMD_MII) 39703f5c550Swdenk #endif 39803f5c550Swdenk #include <cmd_confdefs.h> 39903f5c550Swdenk 40003f5c550Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 40103f5c550Swdenk 40203f5c550Swdenk /* 40303f5c550Swdenk * Miscellaneous configurable options 40403f5c550Swdenk */ 40503f5c550Swdenk #define CFG_LONGHELP /* undef to save memory */ 40603f5c550Swdenk #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 40703f5c550Swdenk #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 40803f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 40903f5c550Swdenk #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 41003f5c550Swdenk #else 41103f5c550Swdenk #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 41203f5c550Swdenk #endif 41303f5c550Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 41403f5c550Swdenk #define CFG_MAXARGS 16 /* max number of command args */ 41503f5c550Swdenk #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 41603f5c550Swdenk #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 41703f5c550Swdenk 41803f5c550Swdenk /* 41903f5c550Swdenk * For booting Linux, the board info and command line data 42003f5c550Swdenk * have to be in the first 8 MB of memory, since this is 42103f5c550Swdenk * the maximum mapped by the Linux kernel during initialization. 42203f5c550Swdenk */ 42303f5c550Swdenk #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 42403f5c550Swdenk 42503f5c550Swdenk /* Cache Configuration */ 42603f5c550Swdenk #define CFG_DCACHE_SIZE 32768 42703f5c550Swdenk #define CFG_CACHELINE_SIZE 32 42803f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 42903f5c550Swdenk #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 43003f5c550Swdenk #endif 43103f5c550Swdenk 43203f5c550Swdenk /* 43303f5c550Swdenk * Internal Definitions 43403f5c550Swdenk * 43503f5c550Swdenk * Boot Flags 43603f5c550Swdenk */ 43703f5c550Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 43803f5c550Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 43903f5c550Swdenk 44003f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 44103f5c550Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 44203f5c550Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 44303f5c550Swdenk #endif 44403f5c550Swdenk 44503f5c550Swdenk /* 44603f5c550Swdenk * Environment Configuration 44703f5c550Swdenk */ 44803f5c550Swdenk 44903f5c550Swdenk /* The mac addresses for all ethernet interface */ 45003f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 45103f5c550Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 452e2ffd59bSwdenk #define CONFIG_HAS_ETH1 45303f5c550Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 454e2ffd59bSwdenk #define CONFIG_HAS_ETH2 45503f5c550Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 45603f5c550Swdenk #endif 45703f5c550Swdenk 45803f5c550Swdenk #define CONFIG_IPADDR 192.168.1.253 45903f5c550Swdenk 46003f5c550Swdenk #define CONFIG_HOSTNAME unknown 46103f5c550Swdenk #define CONFIG_ROOTPATH /nfsroot 46203f5c550Swdenk #define CONFIG_BOOTFILE your.uImage 46303f5c550Swdenk 46403f5c550Swdenk #define CONFIG_SERVERIP 192.168.1.1 46503f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 46603f5c550Swdenk #define CONFIG_NETMASK 255.255.255.0 46703f5c550Swdenk 46803f5c550Swdenk #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 46903f5c550Swdenk 47003f5c550Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 47103f5c550Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 47203f5c550Swdenk 47303f5c550Swdenk #define CONFIG_BAUDRATE 115200 47403f5c550Swdenk 47503f5c550Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 47603f5c550Swdenk "netdev=eth0\0" \ 47703f5c550Swdenk "consoledev=ttyS1\0" \ 47803f5c550Swdenk "ramdiskaddr=400000\0" \ 47903f5c550Swdenk "ramdiskfile=your.ramdisk.u-boot\0" 48003f5c550Swdenk 48103f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND \ 48203f5c550Swdenk "setenv bootargs root=/dev/nfs rw " \ 48303f5c550Swdenk "nfsroot=$serverip:$rootpath " \ 48403f5c550Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 48503f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 48603f5c550Swdenk "tftp $loadaddr $bootfile;" \ 48703f5c550Swdenk "bootm $loadaddr" 48803f5c550Swdenk 48903f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \ 49003f5c550Swdenk "setenv bootargs root=/dev/ram rw " \ 49103f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 49203f5c550Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 49303f5c550Swdenk "tftp $loadaddr $bootfile;" \ 49403f5c550Swdenk "bootm $loadaddr $ramdiskaddr" 49503f5c550Swdenk 49603f5c550Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 49703f5c550Swdenk 49803f5c550Swdenk #endif /* __CONFIG_H */ 499