103f5c550Swdenk /* 27c57f3e8SKumar Gala * Copyright 2004, 2011 Freescale Semiconductor. 303f5c550Swdenk * 4*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 503f5c550Swdenk */ 603f5c550Swdenk 703f5c550Swdenk /* 803f5c550Swdenk * mpc8541cds board configuration file 903f5c550Swdenk * 1003f5c550Swdenk * Please refer to doc/README.mpc85xxcds for more info. 1103f5c550Swdenk * 1203f5c550Swdenk */ 1303f5c550Swdenk #ifndef __CONFIG_H 1403f5c550Swdenk #define __CONFIG_H 1503f5c550Swdenk 1603f5c550Swdenk /* High Level Configuration Options */ 1703f5c550Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 1803f5c550Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 1903f5c550Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 209c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 2103f5c550Swdenk #define CONFIG_MPC8541 1 /* MPC8541 specific */ 2203f5c550Swdenk #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */ 2303f5c550Swdenk 242ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 252ae18241SWolfgang Denk 2603f5c550Swdenk #define CONFIG_PCI 27842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 280151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 2903f5c550Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 3003f5c550Swdenk #define CONFIG_ENV_OVERWRITE 31d9b94f28SJon Loeliger 322cfaa1aaSKumar Gala #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 3303f5c550Swdenk 3425eedb2cSJon Loeliger #define CONFIG_FSL_VIA 3525eedb2cSJon Loeliger 3603f5c550Swdenk #ifndef __ASSEMBLY__ 3703f5c550Swdenk extern unsigned long get_clock_freq(void); 3803f5c550Swdenk #endif 3903f5c550Swdenk #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 4003f5c550Swdenk 4103f5c550Swdenk /* 4203f5c550Swdenk * These can be toggled for performance analysis, otherwise use default. 4303f5c550Swdenk */ 4403f5c550Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 4503f5c550Swdenk #define CONFIG_BTB /* toggle branch predition */ 4603f5c550Swdenk 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 4903f5c550Swdenk 50e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 51e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 5203f5c550Swdenk 53aa11d85cSJon Loeliger /* DDR Setup */ 54aa11d85cSJon Loeliger #define CONFIG_FSL_DDR1 55aa11d85cSJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 56aa11d85cSJon Loeliger #define CONFIG_DDR_SPD 57aa11d85cSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 58aa11d85cSJon Loeliger 59aa11d85cSJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 60aa11d85cSJon Loeliger 616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 6303f5c550Swdenk 64aa11d85cSJon Loeliger #define CONFIG_NUM_DDR_CONTROLLERS 1 65aa11d85cSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 66aa11d85cSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 67aa11d85cSJon Loeliger 68aa11d85cSJon Loeliger /* I2C addresses of SPD EEPROMs */ 69aa11d85cSJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 7003f5c550Swdenk 7103f5c550Swdenk /* 7203f5c550Swdenk * Make sure required options are set 7303f5c550Swdenk */ 7403f5c550Swdenk #ifndef CONFIG_SPD_EEPROM 7503f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 7603f5c550Swdenk #endif 7703f5c550Swdenk 787202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 797202d43dSJon Loeliger 8003f5c550Swdenk /* 817202d43dSJon Loeliger * Local Bus Definitions 8203f5c550Swdenk */ 837202d43dSJon Loeliger 847202d43dSJon Loeliger /* 857202d43dSJon Loeliger * FLASH on the Local Bus 867202d43dSJon Loeliger * Two banks, 8M each, using the CFI driver. 877202d43dSJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 887202d43dSJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 897202d43dSJon Loeliger * 907202d43dSJon Loeliger * BR0, BR1: 917202d43dSJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 927202d43dSJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 937202d43dSJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 947202d43dSJon Loeliger * Use GPCM = BRx[24:26] = 000 957202d43dSJon Loeliger * Valid = BRx[31] = 1 967202d43dSJon Loeliger * 977202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 987202d43dSJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 997202d43dSJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 1007202d43dSJon Loeliger * 1017202d43dSJon Loeliger * OR0, OR1: 1027202d43dSJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 1037202d43dSJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 1047202d43dSJon Loeliger * CSNT = ORx[20] = 1 1057202d43dSJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 1067202d43dSJon Loeliger * SCY = 6 = ORx[24:27] = 0110 1077202d43dSJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 1087202d43dSJon Loeliger * EAD = use external address latch delay = OR[31] = 1 1097202d43dSJon Loeliger * 1107202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1117202d43dSJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 1127202d43dSJon Loeliger */ 1137202d43dSJon Loeliger 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 11503f5c550Swdenk 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xff001001 11803f5c550Swdenk 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 12103f5c550Swdenk 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 12803f5c550Swdenk 12914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 13003f5c550Swdenk 13100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 13403f5c550Swdenk 13503f5c550Swdenk 13603f5c550Swdenk /* 1377202d43dSJon Loeliger * SDRAM on the Local Bus 13803f5c550Swdenk */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 14103f5c550Swdenk 14203f5c550Swdenk /* 14303f5c550Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 14503f5c550Swdenk * 14603f5c550Swdenk * For BR2, need: 14703f5c550Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 14803f5c550Swdenk * port-size = 32-bits = BR2[19:20] = 11 14903f5c550Swdenk * no parity checking = BR2[21:22] = 00 15003f5c550Swdenk * SDRAM for MSEL = BR2[24:26] = 011 15103f5c550Swdenk * Valid = BR[31] = 1 15203f5c550Swdenk * 15303f5c550Swdenk * 0 4 8 12 16 20 24 28 15403f5c550Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 15503f5c550Swdenk * 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 15703f5c550Swdenk * FIXME: the top 17 bits of BR2. 15803f5c550Swdenk */ 15903f5c550Swdenk 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 16103f5c550Swdenk 16203f5c550Swdenk /* 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 16403f5c550Swdenk * 16503f5c550Swdenk * For OR2, need: 16603f5c550Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 16703f5c550Swdenk * XAM, OR2[17:18] = 11 16803f5c550Swdenk * 9 columns OR2[19-21] = 010 16903f5c550Swdenk * 13 rows OR2[23-25] = 100 17003f5c550Swdenk * EAD set for extra time OR[31] = 1 17103f5c550Swdenk * 17203f5c550Swdenk * 0 4 8 12 16 20 24 28 17303f5c550Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 17403f5c550Swdenk */ 17503f5c550Swdenk 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 17703f5c550Swdenk 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 18203f5c550Swdenk 18303f5c550Swdenk /* 18403f5c550Swdenk * Common settings for all Local Bus SDRAM commands. 18503f5c550Swdenk * At run time, either BSMA1516 (for CPU 1.1) 18603f5c550Swdenk * or BSMA1617 (for CPU 1.0) (old) 18703f5c550Swdenk * is OR'ed in too. 18803f5c550Swdenk */ 189b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 190b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 191b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 192b0fe93edSKumar Gala | LSDMR_BL8 \ 193b0fe93edSKumar Gala | LSDMR_WRC4 \ 194b0fe93edSKumar Gala | LSDMR_CL3 \ 195b0fe93edSKumar Gala | LSDMR_RFEN \ 19603f5c550Swdenk ) 19703f5c550Swdenk 19803f5c550Swdenk /* 19903f5c550Swdenk * The CADMUS registers are connected to CS3 on CDS. 20003f5c550Swdenk * The new memory map places CADMUS at 0xf8000000. 20103f5c550Swdenk * 20203f5c550Swdenk * For BR3, need: 20303f5c550Swdenk * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 20403f5c550Swdenk * port-size = 8-bits = BR[19:20] = 01 20503f5c550Swdenk * no parity checking = BR[21:22] = 00 20603f5c550Swdenk * GPMC for MSEL = BR[24:26] = 000 20703f5c550Swdenk * Valid = BR[31] = 1 20803f5c550Swdenk * 20903f5c550Swdenk * 0 4 8 12 16 20 24 28 21003f5c550Swdenk * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 21103f5c550Swdenk * 21203f5c550Swdenk * For OR3, need: 21303f5c550Swdenk * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 21403f5c550Swdenk * disable buffer ctrl OR[19] = 0 21503f5c550Swdenk * CSNT OR[20] = 1 21603f5c550Swdenk * ACS OR[21:22] = 11 21703f5c550Swdenk * XACS OR[23] = 1 21803f5c550Swdenk * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 21903f5c550Swdenk * SETA OR[28] = 0 22003f5c550Swdenk * TRLX OR[29] = 1 22103f5c550Swdenk * EHTR OR[30] = 1 22203f5c550Swdenk * EAD extra time OR[31] = 1 22303f5c550Swdenk * 22403f5c550Swdenk * 0 4 8 12 16 20 24 28 22503f5c550Swdenk * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 22603f5c550Swdenk */ 22703f5c550Swdenk 22825eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 22925eedb2cSJon Loeliger 23003f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8000801 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 23303f5c550Swdenk 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 236553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 23703f5c550Swdenk 23825ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 24003f5c550Swdenk 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 24303f5c550Swdenk 24403f5c550Swdenk /* Serial Port */ 24503f5c550Swdenk #define CONFIG_CONS_INDEX 2 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 25003f5c550Swdenk 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 25203f5c550Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 25303f5c550Swdenk 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 25603f5c550Swdenk 25703f5c550Swdenk /* Use the HUSH parser */ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 26003f5c550Swdenk #endif 26103f5c550Swdenk 2620e16387dSMatthew McClintock /* pass open firmware flat tree */ 263b90d2549SKumar Gala #define CONFIG_OF_LIBFDT 1 2640e16387dSMatthew McClintock #define CONFIG_OF_BOARD_SETUP 1 265b90d2549SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2660e16387dSMatthew McClintock 26720476726SJon Loeliger /* 26820476726SJon Loeliger * I2C 26920476726SJon Loeliger */ 27020476726SJon Loeliger #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 27103f5c550Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support*/ 27203f5c550Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 27703f5c550Swdenk 278e8d18541STimur Tabi /* EEPROM */ 279e8d18541STimur Tabi #define CONFIG_ID_EEPROM 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 284e8d18541STimur Tabi 28503f5c550Swdenk /* 28603f5c550Swdenk * General PCI 287362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 28803f5c550Swdenk */ 2895af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 29010795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2915af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 293aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 2945f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 29703f5c550Swdenk 2985af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000 29910795f42SKumar Gala #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000 3005af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 302aca5f018SKumar Gala #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000 3035f91ef6aSKumar Gala #define CONFIG_SYS_PCI2_IO_BUS 0x00000000 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */ 30603f5c550Swdenk 3077f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 3087f3f2bd2SRandy Vinson #define BRIDGE_ID 17 3097f3f2bd2SRandy Vinson #define VIA_ID 2 3107f3f2bd2SRandy Vinson #else 3117f3f2bd2SRandy Vinson #define BRIDGE_ID 28 3127f3f2bd2SRandy Vinson #define VIA_ID 4 3137f3f2bd2SRandy Vinson #endif 31403f5c550Swdenk 31503f5c550Swdenk #if defined(CONFIG_PCI) 31603f5c550Swdenk 317bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2 31803f5c550Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 31903f5c550Swdenk 32003f5c550Swdenk #undef CONFIG_EEPRO100 32103f5c550Swdenk #undef CONFIG_TULIP 32203f5c550Swdenk 32303f5c550Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 32503f5c550Swdenk 32603f5c550Swdenk #endif /* CONFIG_PCI */ 32703f5c550Swdenk 32803f5c550Swdenk 32903f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 33003f5c550Swdenk 33103f5c550Swdenk #define CONFIG_MII 1 /* MII PHY management */ 332255a3577SKim Phillips #define CONFIG_TSEC1 1 333255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 334255a3577SKim Phillips #define CONFIG_TSEC2 1 335255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 33603f5c550Swdenk #define TSEC1_PHY_ADDR 0 33703f5c550Swdenk #define TSEC2_PHY_ADDR 1 33803f5c550Swdenk #define TSEC1_PHYIDX 0 33903f5c550Swdenk #define TSEC2_PHYIDX 0 3403a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3413a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 342d9b94f28SJon Loeliger 343d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 344d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 34503f5c550Swdenk 34603f5c550Swdenk #endif /* CONFIG_TSEC_ENET */ 34703f5c550Swdenk 34803f5c550Swdenk /* 34903f5c550Swdenk * Environment 35003f5c550Swdenk */ 3515a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3530e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3540e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 35503f5c550Swdenk 35603f5c550Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 35803f5c550Swdenk 3592835e518SJon Loeliger /* 360659e2f67SJon Loeliger * BOOTP options 361659e2f67SJon Loeliger */ 362659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 363659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 364659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 365659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 366659e2f67SJon Loeliger 367659e2f67SJon Loeliger 368659e2f67SJon Loeliger /* 3692835e518SJon Loeliger * Command line configuration. 3702835e518SJon Loeliger */ 3712835e518SJon Loeliger #include <config_cmd_default.h> 3722835e518SJon Loeliger 3732835e518SJon Loeliger #define CONFIG_CMD_PING 3742835e518SJon Loeliger #define CONFIG_CMD_I2C 3752835e518SJon Loeliger #define CONFIG_CMD_MII 37682ac8c97SKumar Gala #define CONFIG_CMD_ELF 3771c9aa76bSKumar Gala #define CONFIG_CMD_IRQ 3781c9aa76bSKumar Gala #define CONFIG_CMD_SETEXPR 379199e262eSBecky Bruce #define CONFIG_CMD_REGINFO 3802835e518SJon Loeliger 38103f5c550Swdenk #if defined(CONFIG_PCI) 3822835e518SJon Loeliger #define CONFIG_CMD_PCI 38303f5c550Swdenk #endif 3842835e518SJon Loeliger 38503f5c550Swdenk 38603f5c550Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 38703f5c550Swdenk 38803f5c550Swdenk /* 38903f5c550Swdenk * Miscellaneous configurable options 39003f5c550Swdenk */ 3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 39222abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 3935be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 3962835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 39803f5c550Swdenk #else 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 40003f5c550Swdenk #endif 4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 40503f5c550Swdenk 40603f5c550Swdenk /* 40703f5c550Swdenk * For booting Linux, the board info and command line data 408a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 40903f5c550Swdenk * the maximum mapped by the Linux kernel during initialization. 41003f5c550Swdenk */ 411a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 412a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 41303f5c550Swdenk 4142835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 41503f5c550Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 41603f5c550Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 41703f5c550Swdenk #endif 41803f5c550Swdenk 41903f5c550Swdenk /* 42003f5c550Swdenk * Environment Configuration 42103f5c550Swdenk */ 42203f5c550Swdenk 42303f5c550Swdenk /* The mac addresses for all ethernet interface */ 42403f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 42510327dc5SAndy Fleming #define CONFIG_HAS_ETH0 42603f5c550Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 427e2ffd59bSwdenk #define CONFIG_HAS_ETH1 42803f5c550Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 429e2ffd59bSwdenk #define CONFIG_HAS_ETH2 43003f5c550Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 43103f5c550Swdenk #endif 43203f5c550Swdenk 43303f5c550Swdenk #define CONFIG_IPADDR 192.168.1.253 43403f5c550Swdenk 43503f5c550Swdenk #define CONFIG_HOSTNAME unknown 4368b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 437b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 43803f5c550Swdenk 43903f5c550Swdenk #define CONFIG_SERVERIP 192.168.1.1 44003f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 44103f5c550Swdenk #define CONFIG_NETMASK 255.255.255.0 44203f5c550Swdenk 44303f5c550Swdenk #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 44403f5c550Swdenk 44503f5c550Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 44603f5c550Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 44703f5c550Swdenk 44803f5c550Swdenk #define CONFIG_BAUDRATE 115200 44903f5c550Swdenk 45003f5c550Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 45103f5c550Swdenk "netdev=eth0\0" \ 45203f5c550Swdenk "consoledev=ttyS1\0" \ 4538272dc2fSAndy Fleming "ramdiskaddr=600000\0" \ 4548272dc2fSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 4558272dc2fSAndy Fleming "fdtaddr=400000\0" \ 4568272dc2fSAndy Fleming "fdtfile=your.fdt.dtb\0" 45703f5c550Swdenk 45803f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND \ 45903f5c550Swdenk "setenv bootargs root=/dev/nfs rw " \ 46003f5c550Swdenk "nfsroot=$serverip:$rootpath " \ 46103f5c550Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 46203f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 46303f5c550Swdenk "tftp $loadaddr $bootfile;" \ 4648272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 4658272dc2fSAndy Fleming "bootm $loadaddr - $fdtaddr" 46603f5c550Swdenk 46703f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \ 46803f5c550Swdenk "setenv bootargs root=/dev/ram rw " \ 46903f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 47003f5c550Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 47103f5c550Swdenk "tftp $loadaddr $bootfile;" \ 47203f5c550Swdenk "bootm $loadaddr $ramdiskaddr" 47303f5c550Swdenk 47403f5c550Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 47503f5c550Swdenk 47603f5c550Swdenk #endif /* __CONFIG_H */ 477