1*03f5c550Swdenk /* 2*03f5c550Swdenk * Copyright 2004 Freescale Semiconductor. 3*03f5c550Swdenk * 4*03f5c550Swdenk * See file CREDITS for list of people who contributed to this 5*03f5c550Swdenk * project. 6*03f5c550Swdenk * 7*03f5c550Swdenk * This program is free software; you can redistribute it and/or 8*03f5c550Swdenk * modify it under the terms of the GNU General Public License as 9*03f5c550Swdenk * published by the Free Software Foundation; either version 2 of 10*03f5c550Swdenk * the License, or (at your option) any later version. 11*03f5c550Swdenk * 12*03f5c550Swdenk * This program is distributed in the hope that it will be useful, 13*03f5c550Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 14*03f5c550Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*03f5c550Swdenk * GNU General Public License for more details. 16*03f5c550Swdenk * 17*03f5c550Swdenk * You should have received a copy of the GNU General Public License 18*03f5c550Swdenk * along with this program; if not, write to the Free Software 19*03f5c550Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20*03f5c550Swdenk * MA 02111-1307 USA 21*03f5c550Swdenk */ 22*03f5c550Swdenk 23*03f5c550Swdenk /* 24*03f5c550Swdenk * mpc8541cds board configuration file 25*03f5c550Swdenk * 26*03f5c550Swdenk * Please refer to doc/README.mpc85xxcds for more info. 27*03f5c550Swdenk * 28*03f5c550Swdenk */ 29*03f5c550Swdenk 30*03f5c550Swdenk #ifndef __CONFIG_H 31*03f5c550Swdenk #define __CONFIG_H 32*03f5c550Swdenk 33*03f5c550Swdenk /* High Level Configuration Options */ 34*03f5c550Swdenk #define CONFIG_BOOKE 1 /* BOOKE */ 35*03f5c550Swdenk #define CONFIG_E500 1 /* BOOKE e500 family */ 36*03f5c550Swdenk #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */ 37*03f5c550Swdenk #define CONFIG_MPC8541 1 /* MPC8541 specific */ 38*03f5c550Swdenk #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */ 39*03f5c550Swdenk 40*03f5c550Swdenk #define CONFIG_PCI 41*03f5c550Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 42*03f5c550Swdenk #define CONFIG_ENV_OVERWRITE 43*03f5c550Swdenk #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 44*03f5c550Swdenk #define CONFIG_DDR_ECC /* only for ECC DDR module */ 45*03f5c550Swdenk #define CONFIG_DDR_DLL /* possible DLL fix needed */ 46*03f5c550Swdenk #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ 47*03f5c550Swdenk 48*03f5c550Swdenk /* 49*03f5c550Swdenk * When initializing flash, if we cannot find the manufacturer ID, 50*03f5c550Swdenk * assume this is the AMD flash associated with the CDS board. 51*03f5c550Swdenk * This allows booting from a promjet. 52*03f5c550Swdenk */ 53*03f5c550Swdenk #define CONFIG_ASSUME_AMD_FLASH 54*03f5c550Swdenk 55*03f5c550Swdenk #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */ 56*03f5c550Swdenk 57*03f5c550Swdenk #ifndef __ASSEMBLY__ 58*03f5c550Swdenk extern unsigned long get_clock_freq(void); 59*03f5c550Swdenk #endif 60*03f5c550Swdenk #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 61*03f5c550Swdenk 62*03f5c550Swdenk /* 63*03f5c550Swdenk * These can be toggled for performance analysis, otherwise use default. 64*03f5c550Swdenk */ 65*03f5c550Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 66*03f5c550Swdenk #define CONFIG_BTB /* toggle branch predition */ 67*03f5c550Swdenk #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 68*03f5c550Swdenk 69*03f5c550Swdenk #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ 70*03f5c550Swdenk 71*03f5c550Swdenk #undef CFG_DRAM_TEST /* memory test, takes time */ 72*03f5c550Swdenk #define CFG_MEMTEST_START 0x00200000 /* memtest works on */ 73*03f5c550Swdenk #define CFG_MEMTEST_END 0x00400000 74*03f5c550Swdenk 75*03f5c550Swdenk 76*03f5c550Swdenk /* 77*03f5c550Swdenk * Base addresses -- Note these are effective addresses where the 78*03f5c550Swdenk * actual resources get mapped (not physical addresses) 79*03f5c550Swdenk */ 80*03f5c550Swdenk #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ 81*03f5c550Swdenk #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ 82*03f5c550Swdenk #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ 83*03f5c550Swdenk 84*03f5c550Swdenk 85*03f5c550Swdenk /* 86*03f5c550Swdenk * DDR Setup 87*03f5c550Swdenk */ 88*03f5c550Swdenk #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 89*03f5c550Swdenk #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE 90*03f5c550Swdenk 91*03f5c550Swdenk #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ 92*03f5c550Swdenk 93*03f5c550Swdenk /* 94*03f5c550Swdenk * Make sure required options are set 95*03f5c550Swdenk */ 96*03f5c550Swdenk #ifndef CONFIG_SPD_EEPROM 97*03f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 98*03f5c550Swdenk #endif 99*03f5c550Swdenk 100*03f5c550Swdenk 101*03f5c550Swdenk 102*03f5c550Swdenk /* 103*03f5c550Swdenk * SDRAM on the Local Bus 104*03f5c550Swdenk */ 105*03f5c550Swdenk #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 106*03f5c550Swdenk #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 107*03f5c550Swdenk #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 108*03f5c550Swdenk 109*03f5c550Swdenk #define CFG_BR0_PRELIM 0xff801001 /* port size 16bit */ 110*03f5c550Swdenk #define CFG_BR1_PRELIM 0xff001001 /* port size 16bit */ 111*03f5c550Swdenk 112*03f5c550Swdenk #define CFG_OR0_PRELIM 0xff806e61 /* 8MB Flash */ 113*03f5c550Swdenk #define CFG_OR1_PRELIM 0xff806e61 /* 8MB Flash */ 114*03f5c550Swdenk 115*03f5c550Swdenk #define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE} 116*03f5c550Swdenk #define CFG_MAX_FLASH_BANKS 2 /* number of banks */ 117*03f5c550Swdenk #define CFG_MAX_FLASH_SECT 128 /* sectors per device */ 118*03f5c550Swdenk #undef CFG_FLASH_CHECKSUM 119*03f5c550Swdenk #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 120*03f5c550Swdenk #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 121*03f5c550Swdenk 122*03f5c550Swdenk #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 123*03f5c550Swdenk 124*03f5c550Swdenk #define CFG_FLASH_CFI_DRIVER 125*03f5c550Swdenk #define CFG_FLASH_CFI 126*03f5c550Swdenk #define CFG_FLASH_EMPTY_INFO 127*03f5c550Swdenk 128*03f5c550Swdenk #undef CONFIG_CLOCKS_IN_MHZ 129*03f5c550Swdenk 130*03f5c550Swdenk /* 131*03f5c550Swdenk * Local Bus Definitions 132*03f5c550Swdenk */ 133*03f5c550Swdenk 134*03f5c550Swdenk /* 135*03f5c550Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 136*03f5c550Swdenk * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. 137*03f5c550Swdenk * 138*03f5c550Swdenk * For BR2, need: 139*03f5c550Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 140*03f5c550Swdenk * port-size = 32-bits = BR2[19:20] = 11 141*03f5c550Swdenk * no parity checking = BR2[21:22] = 00 142*03f5c550Swdenk * SDRAM for MSEL = BR2[24:26] = 011 143*03f5c550Swdenk * Valid = BR[31] = 1 144*03f5c550Swdenk * 145*03f5c550Swdenk * 0 4 8 12 16 20 24 28 146*03f5c550Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 147*03f5c550Swdenk * 148*03f5c550Swdenk * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into 149*03f5c550Swdenk * FIXME: the top 17 bits of BR2. 150*03f5c550Swdenk */ 151*03f5c550Swdenk 152*03f5c550Swdenk #define CFG_BR2_PRELIM 0xf0001861 153*03f5c550Swdenk 154*03f5c550Swdenk /* 155*03f5c550Swdenk * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. 156*03f5c550Swdenk * 157*03f5c550Swdenk * For OR2, need: 158*03f5c550Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 159*03f5c550Swdenk * XAM, OR2[17:18] = 11 160*03f5c550Swdenk * 9 columns OR2[19-21] = 010 161*03f5c550Swdenk * 13 rows OR2[23-25] = 100 162*03f5c550Swdenk * EAD set for extra time OR[31] = 1 163*03f5c550Swdenk * 164*03f5c550Swdenk * 0 4 8 12 16 20 24 28 165*03f5c550Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 166*03f5c550Swdenk */ 167*03f5c550Swdenk 168*03f5c550Swdenk #define CFG_OR2_PRELIM 0xfc006901 169*03f5c550Swdenk 170*03f5c550Swdenk #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 171*03f5c550Swdenk #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ 172*03f5c550Swdenk #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 173*03f5c550Swdenk #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 174*03f5c550Swdenk 175*03f5c550Swdenk /* 176*03f5c550Swdenk * LSDMR masks 177*03f5c550Swdenk */ 178*03f5c550Swdenk #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) 179*03f5c550Swdenk #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) 180*03f5c550Swdenk #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) 181*03f5c550Swdenk #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) 182*03f5c550Swdenk #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) 183*03f5c550Swdenk #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) 184*03f5c550Swdenk #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) 185*03f5c550Swdenk #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) 186*03f5c550Swdenk #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) 187*03f5c550Swdenk #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) 188*03f5c550Swdenk 189*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 190*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 191*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 192*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 193*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 194*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 195*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 196*03f5c550Swdenk #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 197*03f5c550Swdenk 198*03f5c550Swdenk /* 199*03f5c550Swdenk * Common settings for all Local Bus SDRAM commands. 200*03f5c550Swdenk * At run time, either BSMA1516 (for CPU 1.1) 201*03f5c550Swdenk * or BSMA1617 (for CPU 1.0) (old) 202*03f5c550Swdenk * is OR'ed in too. 203*03f5c550Swdenk */ 204*03f5c550Swdenk #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \ 205*03f5c550Swdenk | CFG_LBC_LSDMR_PRETOACT7 \ 206*03f5c550Swdenk | CFG_LBC_LSDMR_ACTTORW7 \ 207*03f5c550Swdenk | CFG_LBC_LSDMR_BL8 \ 208*03f5c550Swdenk | CFG_LBC_LSDMR_WRC4 \ 209*03f5c550Swdenk | CFG_LBC_LSDMR_CL3 \ 210*03f5c550Swdenk | CFG_LBC_LSDMR_RFEN \ 211*03f5c550Swdenk ) 212*03f5c550Swdenk 213*03f5c550Swdenk /* 214*03f5c550Swdenk * The CADMUS registers are connected to CS3 on CDS. 215*03f5c550Swdenk * The new memory map places CADMUS at 0xf8000000. 216*03f5c550Swdenk * 217*03f5c550Swdenk * For BR3, need: 218*03f5c550Swdenk * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 219*03f5c550Swdenk * port-size = 8-bits = BR[19:20] = 01 220*03f5c550Swdenk * no parity checking = BR[21:22] = 00 221*03f5c550Swdenk * GPMC for MSEL = BR[24:26] = 000 222*03f5c550Swdenk * Valid = BR[31] = 1 223*03f5c550Swdenk * 224*03f5c550Swdenk * 0 4 8 12 16 20 24 28 225*03f5c550Swdenk * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 226*03f5c550Swdenk * 227*03f5c550Swdenk * For OR3, need: 228*03f5c550Swdenk * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 229*03f5c550Swdenk * disable buffer ctrl OR[19] = 0 230*03f5c550Swdenk * CSNT OR[20] = 1 231*03f5c550Swdenk * ACS OR[21:22] = 11 232*03f5c550Swdenk * XACS OR[23] = 1 233*03f5c550Swdenk * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 234*03f5c550Swdenk * SETA OR[28] = 0 235*03f5c550Swdenk * TRLX OR[29] = 1 236*03f5c550Swdenk * EHTR OR[30] = 1 237*03f5c550Swdenk * EAD extra time OR[31] = 1 238*03f5c550Swdenk * 239*03f5c550Swdenk * 0 4 8 12 16 20 24 28 240*03f5c550Swdenk * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 241*03f5c550Swdenk */ 242*03f5c550Swdenk 243*03f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000 244*03f5c550Swdenk #define CFG_BR3_PRELIM 0xf8000801 245*03f5c550Swdenk #define CFG_OR3_PRELIM 0xfff00ff7 246*03f5c550Swdenk 247*03f5c550Swdenk 248*03f5c550Swdenk #define CONFIG_L1_INIT_RAM 249*03f5c550Swdenk #define CFG_INIT_RAM_LOCK 1 250*03f5c550Swdenk #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 251*03f5c550Swdenk #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ 252*03f5c550Swdenk 253*03f5c550Swdenk #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ 254*03f5c550Swdenk #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 255*03f5c550Swdenk #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 256*03f5c550Swdenk 257*03f5c550Swdenk #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 258*03f5c550Swdenk #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 259*03f5c550Swdenk 260*03f5c550Swdenk /* Serial Port */ 261*03f5c550Swdenk #define CONFIG_CONS_INDEX 2 262*03f5c550Swdenk #undef CONFIG_SERIAL_SOFTWARE_FIFO 263*03f5c550Swdenk #define CFG_NS16550 264*03f5c550Swdenk #define CFG_NS16550_SERIAL 265*03f5c550Swdenk #define CFG_NS16550_REG_SIZE 1 266*03f5c550Swdenk #define CFG_NS16550_CLK get_bus_freq(0) 267*03f5c550Swdenk 268*03f5c550Swdenk #define CFG_BAUDRATE_TABLE \ 269*03f5c550Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 270*03f5c550Swdenk 271*03f5c550Swdenk #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500) 272*03f5c550Swdenk #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600) 273*03f5c550Swdenk 274*03f5c550Swdenk /* Use the HUSH parser */ 275*03f5c550Swdenk #define CFG_HUSH_PARSER 276*03f5c550Swdenk #ifdef CFG_HUSH_PARSER 277*03f5c550Swdenk #define CFG_PROMPT_HUSH_PS2 "> " 278*03f5c550Swdenk #endif 279*03f5c550Swdenk 280*03f5c550Swdenk /* I2C */ 281*03f5c550Swdenk #define CONFIG_HARD_I2C /* I2C with hardware support */ 282*03f5c550Swdenk #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 283*03f5c550Swdenk #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 284*03f5c550Swdenk #define CFG_I2C_EEPROM_ADDR 0x57 285*03f5c550Swdenk #define CFG_I2C_SLAVE 0x7F 286*03f5c550Swdenk #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ 287*03f5c550Swdenk 288*03f5c550Swdenk /* 289*03f5c550Swdenk * General PCI 290*03f5c550Swdenk * Addresses are mapped 1-1. 291*03f5c550Swdenk */ 292*03f5c550Swdenk #define CFG_PCI1_MEM_BASE 0x80000000 293*03f5c550Swdenk #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 294*03f5c550Swdenk #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 295*03f5c550Swdenk #define CFG_PCI1_IO_BASE 0xe2000000 296*03f5c550Swdenk #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE 297*03f5c550Swdenk #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 298*03f5c550Swdenk 299*03f5c550Swdenk #define CFG_PCI2_MEM_BASE 0xa0000000 300*03f5c550Swdenk #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 301*03f5c550Swdenk #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */ 302*03f5c550Swdenk #define CFG_PCI2_IO_BASE 0xe3000000 303*03f5c550Swdenk #define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE 304*03f5c550Swdenk #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */ 305*03f5c550Swdenk 306*03f5c550Swdenk 307*03f5c550Swdenk #if defined(CONFIG_PCI) 308*03f5c550Swdenk 309*03f5c550Swdenk #define CONFIG_NET_MULTI 310*03f5c550Swdenk #define CONFIG_PCI_PNP /* do pci plug-and-play */ 311*03f5c550Swdenk 312*03f5c550Swdenk #undef CONFIG_EEPRO100 313*03f5c550Swdenk #undef CONFIG_TULIP 314*03f5c550Swdenk 315*03f5c550Swdenk #if !defined(CONFIG_PCI_PNP) 316*03f5c550Swdenk #define PCI_ENET0_IOADDR 0xe0000000 317*03f5c550Swdenk #define PCI_ENET0_MEMADDR 0xe0000000 318*03f5c550Swdenk #define PCI_IDSEL_NUMBER 0x0c /*slot0->3(IDSEL)=12->15*/ 319*03f5c550Swdenk #endif 320*03f5c550Swdenk 321*03f5c550Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 322*03f5c550Swdenk #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 323*03f5c550Swdenk 324*03f5c550Swdenk #endif /* CONFIG_PCI */ 325*03f5c550Swdenk 326*03f5c550Swdenk 327*03f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 328*03f5c550Swdenk 329*03f5c550Swdenk #ifndef CONFIG_NET_MULTI 330*03f5c550Swdenk #define CONFIG_NET_MULTI 1 331*03f5c550Swdenk #endif 332*03f5c550Swdenk 333*03f5c550Swdenk #define CONFIG_MII 1 /* MII PHY management */ 334*03f5c550Swdenk #define CONFIG_MPC85XX_TSEC1 1 335*03f5c550Swdenk #define CONFIG_MPC85XX_TSEC2 1 336*03f5c550Swdenk #undef CONFIG_MPC85XX_FEC 337*03f5c550Swdenk #define TSEC1_PHY_ADDR 0 338*03f5c550Swdenk #define TSEC2_PHY_ADDR 1 339*03f5c550Swdenk #define FEC_PHY_ADDR 3 340*03f5c550Swdenk #define TSEC1_PHYIDX 0 341*03f5c550Swdenk #define TSEC2_PHYIDX 0 342*03f5c550Swdenk #define FEC_PHYIDX 0 343*03f5c550Swdenk #define CONFIG_ETHPRIME "MOTO ENET0" 344*03f5c550Swdenk 345*03f5c550Swdenk #endif /* CONFIG_TSEC_ENET */ 346*03f5c550Swdenk 347*03f5c550Swdenk 348*03f5c550Swdenk 349*03f5c550Swdenk /* 350*03f5c550Swdenk * Environment 351*03f5c550Swdenk */ 352*03f5c550Swdenk #define CFG_ENV_IS_IN_FLASH 1 353*03f5c550Swdenk #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 354*03f5c550Swdenk #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 355*03f5c550Swdenk #define CFG_ENV_SIZE 0x2000 356*03f5c550Swdenk 357*03f5c550Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 358*03f5c550Swdenk #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 359*03f5c550Swdenk 360*03f5c550Swdenk #if defined(CONFIG_PCI) 361*03f5c550Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 362*03f5c550Swdenk | CFG_CMD_PCI \ 363*03f5c550Swdenk | CFG_CMD_PING \ 364*03f5c550Swdenk | CFG_CMD_I2C \ 365*03f5c550Swdenk | CFG_CMD_MII) 366*03f5c550Swdenk #else 367*03f5c550Swdenk #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 368*03f5c550Swdenk | CFG_CMD_PING \ 369*03f5c550Swdenk | CFG_CMD_I2C \ 370*03f5c550Swdenk | CFG_CMD_MII) 371*03f5c550Swdenk #endif 372*03f5c550Swdenk 373*03f5c550Swdenk 374*03f5c550Swdenk #include <cmd_confdefs.h> 375*03f5c550Swdenk 376*03f5c550Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 377*03f5c550Swdenk 378*03f5c550Swdenk /* 379*03f5c550Swdenk * Miscellaneous configurable options 380*03f5c550Swdenk */ 381*03f5c550Swdenk #define CFG_LONGHELP /* undef to save memory */ 382*03f5c550Swdenk #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 383*03f5c550Swdenk #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 384*03f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 385*03f5c550Swdenk #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 386*03f5c550Swdenk #else 387*03f5c550Swdenk #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 388*03f5c550Swdenk #endif 389*03f5c550Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 390*03f5c550Swdenk #define CFG_MAXARGS 16 /* max number of command args */ 391*03f5c550Swdenk #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 392*03f5c550Swdenk #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 393*03f5c550Swdenk 394*03f5c550Swdenk /* 395*03f5c550Swdenk * For booting Linux, the board info and command line data 396*03f5c550Swdenk * have to be in the first 8 MB of memory, since this is 397*03f5c550Swdenk * the maximum mapped by the Linux kernel during initialization. 398*03f5c550Swdenk */ 399*03f5c550Swdenk #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 400*03f5c550Swdenk 401*03f5c550Swdenk /* Cache Configuration */ 402*03f5c550Swdenk #define CFG_DCACHE_SIZE 32768 403*03f5c550Swdenk #define CFG_CACHELINE_SIZE 32 404*03f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 405*03f5c550Swdenk #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 406*03f5c550Swdenk #endif 407*03f5c550Swdenk 408*03f5c550Swdenk /* 409*03f5c550Swdenk * Internal Definitions 410*03f5c550Swdenk * 411*03f5c550Swdenk * Boot Flags 412*03f5c550Swdenk */ 413*03f5c550Swdenk #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 414*03f5c550Swdenk #define BOOTFLAG_WARM 0x02 /* Software reboot */ 415*03f5c550Swdenk 416*03f5c550Swdenk #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 417*03f5c550Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 418*03f5c550Swdenk #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 419*03f5c550Swdenk #endif 420*03f5c550Swdenk 421*03f5c550Swdenk 422*03f5c550Swdenk /* 423*03f5c550Swdenk * Environment Configuration 424*03f5c550Swdenk */ 425*03f5c550Swdenk 426*03f5c550Swdenk /* The mac addresses for all ethernet interface */ 427*03f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 428*03f5c550Swdenk #define CONFIG_ETHADDR 00:E0:0C:00:00:FD 429*03f5c550Swdenk #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD 430*03f5c550Swdenk #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD 431*03f5c550Swdenk #endif 432*03f5c550Swdenk 433*03f5c550Swdenk #define CONFIG_IPADDR 192.168.1.253 434*03f5c550Swdenk 435*03f5c550Swdenk #define CONFIG_HOSTNAME unknown 436*03f5c550Swdenk #define CONFIG_ROOTPATH /nfsroot 437*03f5c550Swdenk #define CONFIG_BOOTFILE your.uImage 438*03f5c550Swdenk 439*03f5c550Swdenk #define CONFIG_SERVERIP 192.168.1.1 440*03f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 441*03f5c550Swdenk #define CONFIG_NETMASK 255.255.255.0 442*03f5c550Swdenk 443*03f5c550Swdenk #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 444*03f5c550Swdenk 445*03f5c550Swdenk #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 446*03f5c550Swdenk #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ 447*03f5c550Swdenk 448*03f5c550Swdenk #define CONFIG_BAUDRATE 115200 449*03f5c550Swdenk 450*03f5c550Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 451*03f5c550Swdenk "netdev=eth0\0" \ 452*03f5c550Swdenk "consoledev=ttyS1\0" \ 453*03f5c550Swdenk "ramdiskaddr=400000\0" \ 454*03f5c550Swdenk "ramdiskfile=your.ramdisk.u-boot\0" 455*03f5c550Swdenk 456*03f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND \ 457*03f5c550Swdenk "setenv bootargs root=/dev/nfs rw " \ 458*03f5c550Swdenk "nfsroot=$serverip:$rootpath " \ 459*03f5c550Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 460*03f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 461*03f5c550Swdenk "tftp $loadaddr $bootfile;" \ 462*03f5c550Swdenk "bootm $loadaddr" 463*03f5c550Swdenk 464*03f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \ 465*03f5c550Swdenk "setenv bootargs root=/dev/ram rw " \ 466*03f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 467*03f5c550Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 468*03f5c550Swdenk "tftp $loadaddr $bootfile;" \ 469*03f5c550Swdenk "bootm $loadaddr $ramdiskaddr" 470*03f5c550Swdenk 471*03f5c550Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 472*03f5c550Swdenk 473*03f5c550Swdenk 474*03f5c550Swdenk #endif /* __CONFIG_H */ 475