103f5c550Swdenk /* 27c57f3e8SKumar Gala * Copyright 2004, 2011 Freescale Semiconductor. 303f5c550Swdenk * 4*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 503f5c550Swdenk */ 603f5c550Swdenk 703f5c550Swdenk /* 803f5c550Swdenk * mpc8541cds board configuration file 903f5c550Swdenk * 1003f5c550Swdenk * Please refer to doc/README.mpc85xxcds for more info. 1103f5c550Swdenk * 1203f5c550Swdenk */ 1303f5c550Swdenk #ifndef __CONFIG_H 1403f5c550Swdenk #define __CONFIG_H 1503f5c550Swdenk 1603f5c550Swdenk /* High Level Configuration Options */ 179c4c5ae3SJon Loeliger #define CONFIG_CPM2 1 /* has CPM2 */ 1803f5c550Swdenk 192ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xfff80000 202ae18241SWolfgang Denk 21842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 220151cbacSKumar Gala #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 2303f5c550Swdenk #define CONFIG_TSEC_ENET /* tsec ethernet support */ 2403f5c550Swdenk #define CONFIG_ENV_OVERWRITE 25d9b94f28SJon Loeliger 2625eedb2cSJon Loeliger #define CONFIG_FSL_VIA 2725eedb2cSJon Loeliger 2803f5c550Swdenk #ifndef __ASSEMBLY__ 2903f5c550Swdenk extern unsigned long get_clock_freq(void); 3003f5c550Swdenk #endif 3103f5c550Swdenk #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */ 3203f5c550Swdenk 3303f5c550Swdenk /* 3403f5c550Swdenk * These can be toggled for performance analysis, otherwise use default. 3503f5c550Swdenk */ 3603f5c550Swdenk #define CONFIG_L2_CACHE /* toggle L2 cache */ 3703f5c550Swdenk #define CONFIG_BTB /* toggle branch predition */ 3803f5c550Swdenk 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00400000 4103f5c550Swdenk 42e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR 0xe0000000 43e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 4403f5c550Swdenk 45aa11d85cSJon Loeliger /* DDR Setup */ 46aa11d85cSJon Loeliger #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ 47aa11d85cSJon Loeliger #define CONFIG_DDR_SPD 48aa11d85cSJon Loeliger #undef CONFIG_FSL_DDR_INTERACTIVE 49aa11d85cSJon Loeliger 50aa11d85cSJon Loeliger #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 51aa11d85cSJon Loeliger 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 5403f5c550Swdenk 55aa11d85cSJon Loeliger #define CONFIG_DIMM_SLOTS_PER_CTLR 1 56aa11d85cSJon Loeliger #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 57aa11d85cSJon Loeliger 58aa11d85cSJon Loeliger /* I2C addresses of SPD EEPROMs */ 59aa11d85cSJon Loeliger #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ 6003f5c550Swdenk 6103f5c550Swdenk /* 6203f5c550Swdenk * Make sure required options are set 6303f5c550Swdenk */ 6403f5c550Swdenk #ifndef CONFIG_SPD_EEPROM 6503f5c550Swdenk #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS") 6603f5c550Swdenk #endif 6703f5c550Swdenk 687202d43dSJon Loeliger #undef CONFIG_CLOCKS_IN_MHZ 697202d43dSJon Loeliger 7003f5c550Swdenk /* 717202d43dSJon Loeliger * Local Bus Definitions 7203f5c550Swdenk */ 737202d43dSJon Loeliger 747202d43dSJon Loeliger /* 757202d43dSJon Loeliger * FLASH on the Local Bus 767202d43dSJon Loeliger * Two banks, 8M each, using the CFI driver. 777202d43dSJon Loeliger * Boot from BR0/OR0 bank at 0xff00_0000 787202d43dSJon Loeliger * Alternate BR1/OR1 bank at 0xff80_0000 797202d43dSJon Loeliger * 807202d43dSJon Loeliger * BR0, BR1: 817202d43dSJon Loeliger * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 827202d43dSJon Loeliger * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 837202d43dSJon Loeliger * Port Size = 16 bits = BRx[19:20] = 10 847202d43dSJon Loeliger * Use GPCM = BRx[24:26] = 000 857202d43dSJon Loeliger * Valid = BRx[31] = 1 867202d43dSJon Loeliger * 877202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 887202d43dSJon Loeliger * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 897202d43dSJon Loeliger * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 907202d43dSJon Loeliger * 917202d43dSJon Loeliger * OR0, OR1: 927202d43dSJon Loeliger * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 937202d43dSJon Loeliger * Reserved ORx[17:18] = 11, confusion here? 947202d43dSJon Loeliger * CSNT = ORx[20] = 1 957202d43dSJon Loeliger * ACS = half cycle delay = ORx[21:22] = 11 967202d43dSJon Loeliger * SCY = 6 = ORx[24:27] = 0110 977202d43dSJon Loeliger * TRLX = use relaxed timing = ORx[29] = 1 987202d43dSJon Loeliger * EAD = use external address latch delay = OR[31] = 1 997202d43dSJon Loeliger * 1007202d43dSJon Loeliger * 0 4 8 12 16 20 24 28 1017202d43dSJon Loeliger * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx 1027202d43dSJon Loeliger */ 1037202d43dSJon Loeliger 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */ 10503f5c550Swdenk 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM 0xff801001 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0xff001001 10803f5c550Swdenk 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xff806e65 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xff806e65 11103f5c550Swdenk 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 11803f5c550Swdenk 11914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 12003f5c550Swdenk 12100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 12403f5c550Swdenk 12503f5c550Swdenk /* 1267202d43dSJon Loeliger * SDRAM on the Local Bus 12703f5c550Swdenk */ 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 13003f5c550Swdenk 13103f5c550Swdenk /* 13203f5c550Swdenk * Base Register 2 and Option Register 2 configure SDRAM. 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 13403f5c550Swdenk * 13503f5c550Swdenk * For BR2, need: 13603f5c550Swdenk * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 13703f5c550Swdenk * port-size = 32-bits = BR2[19:20] = 11 13803f5c550Swdenk * no parity checking = BR2[21:22] = 00 13903f5c550Swdenk * SDRAM for MSEL = BR2[24:26] = 011 14003f5c550Swdenk * Valid = BR[31] = 1 14103f5c550Swdenk * 14203f5c550Swdenk * 0 4 8 12 16 20 24 28 14303f5c550Swdenk * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 14403f5c550Swdenk * 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 14603f5c550Swdenk * FIXME: the top 17 bits of BR2. 14703f5c550Swdenk */ 14803f5c550Swdenk 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 15003f5c550Swdenk 15103f5c550Swdenk /* 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 15303f5c550Swdenk * 15403f5c550Swdenk * For OR2, need: 15503f5c550Swdenk * 64MB mask for AM, OR2[0:7] = 1111 1100 15603f5c550Swdenk * XAM, OR2[17:18] = 11 15703f5c550Swdenk * 9 columns OR2[19-21] = 010 15803f5c550Swdenk * 13 rows OR2[23-25] = 100 15903f5c550Swdenk * EAD set for extra time OR[31] = 1 16003f5c550Swdenk * 16103f5c550Swdenk * 0 4 8 12 16 20 24 28 16203f5c550Swdenk * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 16303f5c550Swdenk */ 16403f5c550Swdenk 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 16603f5c550Swdenk 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ 17103f5c550Swdenk 17203f5c550Swdenk /* 17303f5c550Swdenk * Common settings for all Local Bus SDRAM commands. 17403f5c550Swdenk * At run time, either BSMA1516 (for CPU 1.1) 17503f5c550Swdenk * or BSMA1617 (for CPU 1.0) (old) 17603f5c550Swdenk * is OR'ed in too. 17703f5c550Swdenk */ 178b0fe93edSKumar Gala #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ 179b0fe93edSKumar Gala | LSDMR_PRETOACT7 \ 180b0fe93edSKumar Gala | LSDMR_ACTTORW7 \ 181b0fe93edSKumar Gala | LSDMR_BL8 \ 182b0fe93edSKumar Gala | LSDMR_WRC4 \ 183b0fe93edSKumar Gala | LSDMR_CL3 \ 184b0fe93edSKumar Gala | LSDMR_RFEN \ 18503f5c550Swdenk ) 18603f5c550Swdenk 18703f5c550Swdenk /* 18803f5c550Swdenk * The CADMUS registers are connected to CS3 on CDS. 18903f5c550Swdenk * The new memory map places CADMUS at 0xf8000000. 19003f5c550Swdenk * 19103f5c550Swdenk * For BR3, need: 19203f5c550Swdenk * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 19303f5c550Swdenk * port-size = 8-bits = BR[19:20] = 01 19403f5c550Swdenk * no parity checking = BR[21:22] = 00 19503f5c550Swdenk * GPMC for MSEL = BR[24:26] = 000 19603f5c550Swdenk * Valid = BR[31] = 1 19703f5c550Swdenk * 19803f5c550Swdenk * 0 4 8 12 16 20 24 28 19903f5c550Swdenk * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 20003f5c550Swdenk * 20103f5c550Swdenk * For OR3, need: 20203f5c550Swdenk * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 20303f5c550Swdenk * disable buffer ctrl OR[19] = 0 20403f5c550Swdenk * CSNT OR[20] = 1 20503f5c550Swdenk * ACS OR[21:22] = 11 20603f5c550Swdenk * XACS OR[23] = 1 20703f5c550Swdenk * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe 20803f5c550Swdenk * SETA OR[28] = 0 20903f5c550Swdenk * TRLX OR[29] = 1 21003f5c550Swdenk * EHTR OR[30] = 1 21103f5c550Swdenk * EAD extra time OR[31] = 1 21203f5c550Swdenk * 21303f5c550Swdenk * 0 4 8 12 16 20 24 28 21403f5c550Swdenk * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 21503f5c550Swdenk */ 21603f5c550Swdenk 21725eedb2cSJon Loeliger #define CONFIG_FSL_CADMUS 21825eedb2cSJon Loeliger 21903f5c550Swdenk #define CADMUS_BASE_ADDR 0xf8000000 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0xf8000801 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7 22203f5c550Swdenk 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 225553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 22603f5c550Swdenk 22725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 22903f5c550Swdenk 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 23203f5c550Swdenk 23303f5c550Swdenk /* Serial Port */ 23403f5c550Swdenk #define CONFIG_CONS_INDEX 2 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 23803f5c550Swdenk 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 24003f5c550Swdenk {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 24103f5c550Swdenk 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 24403f5c550Swdenk 24520476726SJon Loeliger /* 24620476726SJon Loeliger * I2C 24720476726SJon Loeliger */ 24800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 24900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 25000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 25100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 25200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 25300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 25403f5c550Swdenk 255e8d18541STimur Tabi /* EEPROM */ 256e8d18541STimur Tabi #define CONFIG_ID_EEPROM 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_CCID 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ID_EEPROM 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 261e8d18541STimur Tabi 26203f5c550Swdenk /* 26303f5c550Swdenk * General PCI 264362dd830SSergei Shtylyov * Memory space is mapped 1-1, but I/O space must start from 0. 26503f5c550Swdenk */ 2665af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 26710795f42SKumar Gala #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 2685af0fdd8SKumar Gala #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 270aca5f018SKumar Gala #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 2715f91ef6aSKumar Gala #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 27403f5c550Swdenk 2755af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000 27610795f42SKumar Gala #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000 2775af0fdd8SKumar Gala #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ 279aca5f018SKumar Gala #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000 2805f91ef6aSKumar Gala #define CONFIG_SYS_PCI2_IO_BUS 0x00000000 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */ 28303f5c550Swdenk 2847f3f2bd2SRandy Vinson #ifdef CONFIG_LEGACY 2857f3f2bd2SRandy Vinson #define BRIDGE_ID 17 2867f3f2bd2SRandy Vinson #define VIA_ID 2 2877f3f2bd2SRandy Vinson #else 2887f3f2bd2SRandy Vinson #define BRIDGE_ID 28 2897f3f2bd2SRandy Vinson #define VIA_ID 4 2907f3f2bd2SRandy Vinson #endif 29103f5c550Swdenk 29203f5c550Swdenk #if defined(CONFIG_PCI) 29303f5c550Swdenk 294bf1dfffdSMatthew McClintock #define CONFIG_MPC85XX_PCI2 29503f5c550Swdenk 29603f5c550Swdenk #undef CONFIG_EEPRO100 29703f5c550Swdenk #undef CONFIG_TULIP 29803f5c550Swdenk 29903f5c550Swdenk #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 30103f5c550Swdenk 30203f5c550Swdenk #endif /* CONFIG_PCI */ 30303f5c550Swdenk 30403f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 30503f5c550Swdenk 30603f5c550Swdenk #define CONFIG_MII 1 /* MII PHY management */ 307255a3577SKim Phillips #define CONFIG_TSEC1 1 308255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 309255a3577SKim Phillips #define CONFIG_TSEC2 1 310255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 31103f5c550Swdenk #define TSEC1_PHY_ADDR 0 31203f5c550Swdenk #define TSEC2_PHY_ADDR 1 31303f5c550Swdenk #define TSEC1_PHYIDX 0 31403f5c550Swdenk #define TSEC2_PHYIDX 0 3153a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 3163a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 317d9b94f28SJon Loeliger 318d9b94f28SJon Loeliger /* Options are: TSEC[0-1] */ 319d9b94f28SJon Loeliger #define CONFIG_ETHPRIME "TSEC0" 32003f5c550Swdenk 32103f5c550Swdenk #endif /* CONFIG_TSEC_ENET */ 32203f5c550Swdenk 32303f5c550Swdenk /* 32403f5c550Swdenk * Environment 32503f5c550Swdenk */ 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 3270e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 3280e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 32903f5c550Swdenk 33003f5c550Swdenk #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 33203f5c550Swdenk 3332835e518SJon Loeliger /* 334659e2f67SJon Loeliger * BOOTP options 335659e2f67SJon Loeliger */ 336659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 337659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 338659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 339659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 340659e2f67SJon Loeliger 34103f5c550Swdenk #undef CONFIG_WATCHDOG /* watchdog disabled */ 34203f5c550Swdenk 34303f5c550Swdenk /* 34403f5c550Swdenk * Miscellaneous configurable options 34503f5c550Swdenk */ 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 34722abb2d2SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 3485be58f5fSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 35003f5c550Swdenk 35103f5c550Swdenk /* 35203f5c550Swdenk * For booting Linux, the board info and command line data 353a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 35403f5c550Swdenk * the maximum mapped by the Linux kernel during initialization. 35503f5c550Swdenk */ 356a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 357a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 35803f5c550Swdenk 3592835e518SJon Loeliger #if defined(CONFIG_CMD_KGDB) 36003f5c550Swdenk #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 36103f5c550Swdenk #endif 36203f5c550Swdenk 36303f5c550Swdenk /* 36403f5c550Swdenk * Environment Configuration 36503f5c550Swdenk */ 36603f5c550Swdenk 36703f5c550Swdenk /* The mac addresses for all ethernet interface */ 36803f5c550Swdenk #if defined(CONFIG_TSEC_ENET) 36910327dc5SAndy Fleming #define CONFIG_HAS_ETH0 370e2ffd59bSwdenk #define CONFIG_HAS_ETH1 371e2ffd59bSwdenk #define CONFIG_HAS_ETH2 37203f5c550Swdenk #endif 37303f5c550Swdenk 37403f5c550Swdenk #define CONFIG_IPADDR 192.168.1.253 37503f5c550Swdenk 37603f5c550Swdenk #define CONFIG_HOSTNAME unknown 3778b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 378b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "your.uImage" 37903f5c550Swdenk 38003f5c550Swdenk #define CONFIG_SERVERIP 192.168.1.1 38103f5c550Swdenk #define CONFIG_GATEWAYIP 192.168.1.1 38203f5c550Swdenk #define CONFIG_NETMASK 255.255.255.0 38303f5c550Swdenk 38403f5c550Swdenk #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ 38503f5c550Swdenk 38603f5c550Swdenk #define CONFIG_EXTRA_ENV_SETTINGS \ 38703f5c550Swdenk "netdev=eth0\0" \ 38803f5c550Swdenk "consoledev=ttyS1\0" \ 3898272dc2fSAndy Fleming "ramdiskaddr=600000\0" \ 3908272dc2fSAndy Fleming "ramdiskfile=your.ramdisk.u-boot\0" \ 3918272dc2fSAndy Fleming "fdtaddr=400000\0" \ 3928272dc2fSAndy Fleming "fdtfile=your.fdt.dtb\0" 39303f5c550Swdenk 39403f5c550Swdenk #define CONFIG_NFSBOOTCOMMAND \ 39503f5c550Swdenk "setenv bootargs root=/dev/nfs rw " \ 39603f5c550Swdenk "nfsroot=$serverip:$rootpath " \ 39703f5c550Swdenk "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 39803f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 39903f5c550Swdenk "tftp $loadaddr $bootfile;" \ 4008272dc2fSAndy Fleming "tftp $fdtaddr $fdtfile;" \ 4018272dc2fSAndy Fleming "bootm $loadaddr - $fdtaddr" 40203f5c550Swdenk 40303f5c550Swdenk #define CONFIG_RAMBOOTCOMMAND \ 40403f5c550Swdenk "setenv bootargs root=/dev/ram rw " \ 40503f5c550Swdenk "console=$consoledev,$baudrate $othbootargs;" \ 40603f5c550Swdenk "tftp $ramdiskaddr $ramdiskfile;" \ 40703f5c550Swdenk "tftp $loadaddr $bootfile;" \ 40803f5c550Swdenk "bootm $loadaddr $ramdiskaddr" 40903f5c550Swdenk 41003f5c550Swdenk #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 41103f5c550Swdenk 41203f5c550Swdenk #endif /* __CONFIG_H */ 413